JAJSQT1 July 2024 TPS546E25
ADVANCE INFORMATION
CMD Address | 42h |
Write Transaction: | Write Word |
Read Transaction: | Read Word |
Format: | ULINEAR16, Relative per (20h) VOUT_MODE |
NVM Backup: | EEPROM |
Updates: | On-the-fly |
The VOUT_OV_WARN_LIMIT command sets the value of the output voltage sensed at the (VOSNS − GOSNS) pins that causes an output voltage high warning. This value is typically less than the output overvoltage fault threshold.
When the sensed output voltage exceeds the VOUT_OV_WARN_LIMIT threshold, the OVW bit in the STATUS_VOUT register is set.
Return to Supported PMBus Commands.
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
R | R | R | R | R | RW | RW | RW |
Reserved | VOUT_OV_WARN_LIMIT | ||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RW | RW | RW | RW | RW | RW | RW | RW |
VOUT_OV_WARN_LIMIT |
LEGEND: R/W = Read/Write; R = Read only |
Bit | Field | Access | Reset | Description |
---|---|---|---|---|
15:11 | Reserved | R | 000000b | Not used and always set to 0. |
10:0 | VOUT_OV_WARN_LIMIT | R/W | NVM | Sets the overvoltage warn threshold. |
Every mantissa binary value in the writable bits is writeable and readable. However, the actual divider is set to the nearest supported value. Additionally, that mantissa value restored from EEPROM is fixed for each setting supported in hardware.
VOUT_OV_WARN_LIMIT [10:0] | VOUT_OVW (V) | |
---|---|---|
Greater than or equal to | Less than | |
560d | 8% | |
560d | 584d | 12% |
584d | 624d | 16% |
624d | 2048d | 28% |
Data Validity
Attempts to write VOUT_OV_WARN_LIMIT to any value outside those specified as valid will be considered invalid/unsupported data and cause the device to respond by flagging the appropriate status bits and notifying the host according to the PMBus 1.3.1 Part II specification section 10.9.3.