JAJSDE0A June 2017 – February 2024 TPS549B22
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
ADDR, VSEL and MODE. Description: a 1% or better 100kΩ resistor is needed from BP to each of the three pins. The bottom resistor from each pin to ground (see MODE, VSEL, ADDR DETECTION section of the Section 5.5 table) in conjunction with the top resistor defines each pin strap selection. The pin detection checks for external resistor divider ratio during initial power up (VDD is brought down below approximately 3 V) when BP LDO output is at approximately 2.9 V.