JAJSDT2A August 2016 – September 2017 TPS549D22
PRODUCTION DATA.
NOTE
Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.
The TPS549D22 device is a highly-integrated synchronous step-down DC-DC converter with PMBus features and capabilities. This devices is used to convert a higher DC input voltage to a lower DC output voltage, with a maximum output current of 40 A. Use the following design procedure to select key component values for this family of devices.
For this design example, use the input parameters shown in Table 38.
PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VIN | Input voltage | 5 | 12 | 16 | V | |
VIN(ripple) | Input ripple voltage | IOUT = 40 A | 0.4 | V | ||
VOUT | Output voltage | 1 | V | |||
Line regulation | 5 V ≤ VIN ≤ 16 V | 0.5% | ||||
Load regulation | 0 V ≤ IOUT ≤ 40 A | 0.5% | ||||
VPP | Output ripple voltage | IOUT = 40 A | 20 | mV | ||
VOVER | Transient response overshoot | ISTEP = 24 A | 90 | mV | ||
VUNDER | Transient response undershoot | ISTEP = 24 A | 90 | mV | ||
IOUT | Output current | 5 V ≤ VIN ≤ 16 V | 40 | A | ||
tSS | Soft-start time | VIN = 12 V | 1 | ms | ||
IOC | Overcurrent trip point(1) | 46 | A | |||
η | Peak Efficiency | IOUT = 20 A, VIN = 12 V, VDD = 5 V | 90% | |||
fSW | Switching frequency | 650 | kHz |
Click here to create a custom design using the TPS549D22 device with the WEBENCH® Power Designer.
The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.
In most cases, these actions are available:
Get more information about WEBENCH tools at www.ti.com/WEBENCH.
The default switching frequency of the TPS549D22 device is 650 kHz. There are a total of 8 switching frequency settings that can be programmed via PMBus interface. For each switching frequency setting, there are 4 internal ramp compensations (DCAP3) to choose from, also via PMBus. When DCAP3 mode is selected (preferred), the internal ramp compensation is used for stabilizing the converter design. The ramp is a function of the switching frequency and duty cycle range (the output voltage to input voltage ratio). Table 39 summarizes the ramp choices using these functions.
SWITCHING FREQUENCY SETTING (fSW) (kHz) |
RAMP SELECT OPTION |
TIME CONSTANT t (µs) |
VOUT RANGE (FIXED VIN = 12 V) |
DUTY CYCLE RANGE (VOUT/VIN) (%) |
||
MIN | MAX | MIN | MAX | |||
315, 425 |
R/2 | 9 | 0.6 | 0.9 | 5 | 7.5 |
R × 1 | 16.8 | 0.9 | 1.5 | 7.5 | 12.5 | |
R × 2 | 32.3 | 1.5 | 2.5 | 12.5 | 21 | |
R × 3 | 55.6 | 2.5 | 5.5 | >21 | ||
550, 650 |
R/2 | 7 | 0.6 | 0.9 | 5 | 7.5 |
R × 1 | 13.5 | 0.9 | 1.5 | 7.5 | 12.5 | |
R × 2 | 25.9 | 1.5 | 2.5 | 12.5 | 21 | |
R × 3 | 44.5 | 2.5 | 5.5 | >21 | ||
825, 900 |
R/2 | 5.6 | 0.6 | 0.9 | 5 | 7.5 |
R × 1 | 10.4 | 0.9 | 1.5 | 7.5 | 12.5 | |
R × 2 | 20 | 1.5 | 2.5 | 12.5 | 21 | |
R × 3 | 34.4 | 2.5 | 5.5 | >21 | ||
1.025, 1.225 MHz |
R/2 | 3.8 | 0.6 | 0.9 | 5 | 7.5 |
R × 1 | 7.1 | 0.9 | 1.5 | 7.5 | 12.5 | |
R × 2 | 13.6 | 1.5 | 2.5 | 12.5 | 21 | |
R × 3 | 23.3 | 2.5 | 5.5 | >21 |
To calculate the value of the output inductor, use Equation 3. The coefficient KIND represents the amount of inductor ripple current relative to the maximum output current. The output capacitor filters the inductor ripple current. Therefore, choosing a high inductor ripple current impacts the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, maintain a KIND coefficient between 0 and 15 for balanced performance. Using this target ripple current, the required inductor size can be calculated as shown in Equation 3
Selecting a KIND of 0.15, the target inductance L1 = 250 nH. Using the next standard value, the 250 nH is chosen in this application for its high current rating, low DCR, and small size. The inductor ripple current, RMS current, and peak current can be calculated using Equation 4, Equation 5 and Equation 6. These values should be used to select an inductor with approximately the target inductance value, and current ratings that allow normal operation with some margin.
The Wurth ferrite 744309025 inductor is rated for 50 ARMS current, and 48-A saturation. Using this inductor, the ripple current IRIPPLE= 5.64 A, the RMS inductor current IL(rms)= 40 A, and peak inductor current IL(peak)= 43 A.
There are three primary considerations for selecting the value of the output capacitor. The output capacitor affects three criteria:
These three considerations are important when designing regulators that must operate where the electrical conditions are unpredictable. The output capacitance needs to be selected based on the most stringent of these three criteria.
To prevent sub-harmonic multiple pulsing behavior, TPS549D22 application designs must strictly follow the small signal stability considerations described in Equation 7.
where
The minimum output capacitance calculated from Equation 7 is 28.6 µF. The stability is ensured when the amount of the output capacitance is 28.6 µF or greater. And when all MLCCs (multi-layer ceramic capacitors) are used, both DC and AC derating effects must be considered to ensure that the minimum output capacitance requirement is met with sufficient margin.
The output capacitance must supply the load with the required current when current is not immediately provided by the regulator. When the output capacitor supplies load current, the impedance of the capacitor greatly affects the magnitude of voltage deviation (such as undershoot and overshoot) during the transient.
Use Equation 8 and Equation 9 to estimate the amount of capacitance needed for a given dynamic load step and release.
NOTE
There are other factors that can impact the amount of output capacitance for a specific design, such as ripple and stability.
where
Most of the above parameters can be found in Table 38.
The minimum output capacitance to meet the undershoot requirement is 969 µF. The minimum output capacitance to meet the overshoot requirement is 2400 µF. This example uses a combination of POSCAP and MLCC capacitors to meet the overshoot requirement.
Recalculating the worst case overshoot using the described capacitor bank design, the overshoot is 29.0 mV which meets the 30 mV overshoot specification requirement.
The output voltage ripple is another important design consideration. Equation 10 calculates the minimum output capacitance required to meet the output voltage ripple specification. This criterion is the requirement when the impedance of the output capacitance is dominated by ESR.
In this case, the maximum output voltage ripple is 10 mV. For this requirement, the minimum capacitance for ripple requirement yields 108 µF. Because this capacitance value is significantly lower compared to that of transient requirement, determine the capacitance bank from steps in the previous section Response to a Load Transient. Because the output capacitor bank consists of both POSCAP and MLCC type capacitors, it is important to consider the ripple effect at the switching frequency due to effective ESR. Use Equation 11 to determine the maximum ESR of the output capacitor bank for the switching frequency.
Estimate the effective ESR at the switching frequency by obtaining the impedance vs. frequency characteristics of the output capacitors. The parallel impedance of capacitor bank #1 and capacitor bank #2 at the switching frequency of the design example is estimated to be 1.2 mΩ, which is less than that of the maximum ESR value. Therefore, the output voltage ripple requirement (7 mV) can be met. For detailed calculation on the effective ESR please contact the factory to obtain a user-friendly Excel based design tool.
The TPS549D22 devices require a high-quality, ceramic, type X5R or X7R, input decoupling capacitor with a value of at least 1 μF of effective capacitance on the VDD pin, relative to AGND. The power stage input decoupling capacitance (effective capacitance at the PVIN and PGND pins) must be sufficient to supply the high switching currents demanded when the high-side MOSFET switches on, while providing minimal input voltage ripple as a result. This effective capacitance includes any DC bias effects. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple to the device during full load. The input ripple current can be calculated using Equation 12.
The minimum input capacitance and ESR values for a given input voltage ripple specification, VIN(ripple), are shown in Equation 13 and Equation 14. The input ripple is composed of a capacitive portion, VRIPPLE(cap), and a resistive portion, VRIPPLE(esr).
The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The input capacitor must also be selected with the DC bias taken into account. For this example design, a ceramic capacitor with at least a 25-V voltage rating is required to support the maximum input voltage. For this design, allow 0.1-V input ripple for VRIPPLE(cap), and 0.3-V input ripple for VRIPPLE(esr). Using Equation 13 and Equation 14, the minimum input capacitance for this design is 38.5 µF, and the maximum ESR is 9.4 mΩ. For this example, four 22-μF, 25-V ceramic capacitors and one additional 100-μF, 25-V low-ESR polymer capacitors in parallel were selected for the power stage.
A ceramic capacitor with a value of 0.1 μF must be connected between the BOOT and SW pins for proper operation. It is recommended to use a ceramic capacitor with X5R or better grade dielectric. Use a capacitor with a voltage rating of 25 V or higher.
Bypass the BP pin to DRGND with 4.7-µF of capacitance. In order for the regulator to function properly, it is important that these capacitors be localized to the TPS549D22 , with low-impedance return paths. See Layout Guidelines section for more information.
Though it is possible to operate the TPS549D22 within absolute maximum ratings without ringing reduction techniques, some designs may require external components to further reduce ringing levels. This example uses two approaches: a high frequency power stage bypass capacitor on the VIN pins, and an R-C snubber between the SW area and GND.
The high-frequency VIN bypass capacitor is a lossless ringing reduction technique which helps minimizes the outboard parasitic inductances in the power stage, which store energy during the low-side MOSFET on-time, and discharge once the high-side MOSFET is turned on. For this example twoone 2.2-nF, 25-V, 0603-sized high-frequency capacitors are used. The placement of these capacitors is critical to its effectiveness. Its ideal placement is shown in .
Additionally, an R-C snubber circuit is added to this example. To balance efficiency and spike levels, a 1-nF capacitor and a 1-Ω resistor are chosen. In this example a 0805-sized resistor is chosen, which is rated for 0.125 W, nearly twice the estimated power dissipation. See SLUP100 for more information about snubber circuits.
Optimize the reference voltage by choosing a value for RVSEL. The TPS549D22 device is designed with a wide range of precision reference voltage support from 0.6 V to 1.2 V with an available step change of 50 mV. Program these reference voltages using the VSEL pin strap configurations. See Table 2 for internal reference voltage selections. In addition to providing initial boot voltage value, use the VSEL pin to program hiccup and latch-off mode.
There are two ways to program the output voltage set point. If the output voltage setpoint is one of the 16 available reference and boot voltage options, no feedback resistors are required for output voltage programming. In the case where feedback resistors are not needed, connect the RSP pin to the positive sensing point of the load. Always connect the RSN pin to the load return sensing point.
In this design example, because the output voltage set point is 1 V, select RVSEL(LS) of either 75 kΩ (latch off) or 68.1 kΩ (hiccup) as shown in Table 3. If the output voltage set point is NOT one of the 16 available reference or boot voltage options, feedback resistors are required for output voltage programming. Connect the RSP pin to the mid-point of the resistor divider. Always connect the RSN pin to the load return sensing point as shown in and .
The general guideline to select boot and internal reference voltage is to select the reference voltage closest to the output voltage setpoint. In addition, because the RSP and RSN pins are extremely high-impedance input terminals of the true differential remote sense amplifier, use a feedback resistor divider with values much less than 100 kΩ.
MODE pin strap configuration is used to program control topology and internal soft-start timing selections. TPS549D22 supports both DCAP3 and DCAP operation. For general POL applications, it is strongly recommended to configure the control topology to be DCAP3 due to its simple to use and no external compensation features. In the rare instance where DCAP is needed, an RCC network across the output inductor is needed to generate sufficient ripple voltage on the RSP pin. In this design example, RMODE(LS) of 42.2 kΩ is selected for DCAP3 and soft start time of 1 ms.
ADDR pin strap configuration is used to program device address and light load conduction mode selection. The TPS549D22 allows up to 16 different chip addresses for PMBus communication with the first 3 bits fixed as 001. The address selection process is defined by resistor divider ratio from BP pin to ADDR pin, and the address detection circuit will start to work only after the initial power up when VDD has risen above its UVLO threshold.
For this application example, a device address of 16d is desired. We select the low side RADDR to be 0 Ohm considering the SKIP operation and device address of 16d. Table 4 lists all combinations of the address selections. The 1% or better tolerance resistors with typical temperature coefficient of ±100ppm/°C are recommended
The TPS549D22 device uses the ILIM pin to set the OCP level. Connect the ILIM pin to GND through the voltage setting resistor, RILIM. In order to provide both good accuracy and cost effective solution, this device supports temperature compensated MOSFET on-resistance (RDS(on)) sensing. Also, this device performs both positive and negative inductor current limiting with the same magnitudes. Positive current limit is normally used to protect the inductor from saturation therefore causing damage to the high-side and low-side FETs. Negative current limit is used to protect the low-side FET during OVP discharge.
The inductor current is monitored by the voltage between PGND pin and SW pin during the OFF time. The ILIM pin has 3000 ppm/°C temperature slope to compensate the temperature dependency of the on-resistance. The PGND pin is used as the positive current sensing node.
TPS549D22 has cycle-by-cycle over-current limiting control. The inductor current is monitored during the OFF state and the controller maintains the OFF state during the period that the inductor current is larger than the overcurrent ILIM level. The voltage on the ILIM pin (VILIM) sets the valley level of the inductor current. The range of value of the RILIM resistor is between 21 kΩ and 237 kΩ. The range of valley OCL is between 6.25 A and 75 A (typical). If the RILIM resistance is outside of the recommended range, OCL accuracy and function cannot be ensured. (see Table 40)
RILIM
(kΩ) |
OVERCURRENT PROTECTION VALLEY (A) | ||
MIN | NOM | MAX | |
237 | — | 75 | — |
127 | 36 | 40 | 44 |
95.3 | 27 | 30 | 33 |
63.4 | 18 | 20 | 22 |
32.4 | 9 | 10 | 11 |
21 | — | 6.25 | — |
Use Equation 15 to relate the valley OCL to the RILIM resistance.
where
In this design example, the desired valley OCL is 43 A, the calculated RILIM is 137 kΩ. Use Equation 16 to calculate the DC OCL to be 46 A.
where
In an overcurrent condition, the current to the load exceeds the inductor current and the output voltage falls. When the output voltage crosses the under-voltage fault threshold for at least 1msec, the behavior of the device depends on the VSEL pin strap setting. If hiccup mode is selected, the device will restart after 16-ms delay (1-ms soft-start option). If the overcurrent condition persists, the OC hiccup behavior repeats. During latch-off mode operation the device shuts down until the EN pin is toggled or VDD pin is power cycled.
Skip Mode | fSW = 650 kHz |
VIN = 12 V | VOUT = 1 V |
VDD = 5 V |
VIN=12 V | VOUT=1.2 V to 0.6 V | |
IOUT=0 A |
VIN=12 V | VOUT=1.2 V to 0.6 V | |
IOUT=40 A |
FCCM | fSW = 650 kHz |
VIN = 12 V | VOUT = 1 V |
VDD = 5 V |
VIN=12 V | VOUT=0.6 V to 1.2 V | |
IOUT=0 A |
VIN=12 V | VOUT=0.6 V to 1.2 V | |
IOUT= 40 A |
VIN = 12 V | fSW = 650 kHz | IOUT = 40 A |
VOUT = 1 V | Airflow = 200 LFM |