JAJSJW7D September   2019  – June 2024 TPS54J060

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics
    6. 5.6 Typical Characteristics
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1  Enable and Internal LDO
      2. 6.3.2  Split Rail and External LDO
      3. 6.3.3  Output Voltage Setting
      4. 6.3.4  Soft Start and Output-Voltage Tracking
      5. 6.3.5  Frequency and Operation Mode Selection
      6. 6.3.6  D-CAP3™ Control Mode
      7. 6.3.7  Current Sense and Positive Overcurrent Protection
      8. 6.3.8  Low-side FET Negative Current Limit
      9. 6.3.9  Power Good
      10. 6.3.10 Overvoltage and Undervoltage Protection
      11. 6.3.11 Out-Of-Bounds Operation (OOB)
      12. 6.3.12 Output Voltage Discharge
      13. 6.3.13 UVLO Protection
      14. 6.3.14 Thermal Shutdown
    4. 6.4 Device Functional Modes
      1. 6.4.1 Auto-Skip Eco-Mode Light Load Operation
      2. 6.4.2 Forced Continuous-Conduction Mode
      3. 6.4.3 Pre-Bias Start-up
  8. Application and Implementation
    1. 7.1 Application Information
    2. 7.2 Typical Application
      1. 7.2.1 Design Requirements
      2. 7.2.2 Detailed Design Procedure
        1. 7.2.2.1  Choose the Switching Frequency and Operation Mode (MODE Pin)
        2. 7.2.2.2  Choose the Output Inductor (L)
        3. 7.2.2.3  Set the Current Limit (TRIP)
        4. 7.2.2.4  Choose the Output Capacitors (COUT)
        5. 7.2.2.5  Choose the Input Capacitors (CIN)
        6. 7.2.2.6  Feedback Network (FB Pin)
        7. 7.2.2.7  Soft Start Capacitor (SS/REFIN Pin)
        8. 7.2.2.8  EN Pin Resistor Divider
        9. 7.2.2.9  VCC Bypass Capacitor
        10. 7.2.2.10 BOOT Capacitor
        11. 7.2.2.11 Series BOOT Resistor and RC Snubber
        12. 7.2.2.12 PGOOD Pullup Resistor
      3. 7.2.3 Application Curves
    3. 7.3 Power Supply Recommendations
    4. 7.4 Layout
      1. 7.4.1 Layout Guidelines
      2. 7.4.2 Layout Example
  9. Device and Documentation Support
    1. 8.1 Documentation Support
      1. 8.1.1 Related Documentation
    2. 8.2 ドキュメントの更新通知を受け取る方法
    3. 8.3 サポート・リソース
    4. 8.4 Trademarks
    5. 8.5 静電気放電に関する注意事項
    6. 8.6 用語集
  10. Revision History
  11. 10Mechanical, Packaging, and Ordering Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

D-CAP3™ Control Mode

The TPS54J060 uses D-CAP3 control mode to achieve fast load transient while maintaining ease-of-use. The D-CAP3 control mode architecture includes an internal ripple generation network enabling the use of very low-ESR output capacitors such as multi-layered ceramic capacitors (MLCC). No external current sensing network or voltage compensators are required with D-CAP3 control mode architecture. The role of the internal ripple generation network is to emulate the ripple component of the inductor current information and then combine it with the voltage feedback signal to regulate the loop. The amplitude of the ramp is determined by the R-C time-constant of the internal circuit. At different switching frequencies (fSW), the R-C time-constant varies to maintain relatively constant amplitude of the internally generated ripple. Also, the device uses internal circuit to cancel the dc offset caused by the injected ramp, which significantly reduces the DC offset caused by the output ripple voltage.

For any control topologies supporting no external compensation design, there is a minimum range or maximum range (or both) of the output filter it can support. The output filter used with TPS54J060 is a low-pass L-C circuit. This L-C filter has double pole that is described in Equation 3.

Equation 3. TPS54J060

At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the TPS54J060. The low frequency L-C double pole has a 180-degree drop in phase. At the output filter frequency, the gain rolls off at a –40 dB per decade and the phase drops rapidly. The internal ripple generation network introduces a high-frequency zero that reduces the gain roll off from –40 dB to –20 dB per decade and increases the phase by 90 degrees a decade above the zero frequency.

The inductor and capacitor selected for the output filter must be such that the double pole of Equation 3 is located below the internal zero so that the phase boost provided by the internal zero provides adequate phase margin to meet the loop stability requirement.

Table 6-2 Internal Zero Frequency
SWITCHING FREQUENCIES
(fSW) (kHz)
ZERO (fZ) FREQUENCY (kHz)
60010
110020
220050

After identifying the application requirements, the output inductance must be designed so that the inductor peak-to-peak ripple current is approximately between 20% and 40% of the maximum output current. Use Table 6-2 to help locate the internal zero based on the selected switching frequency. In general, where reasonable (or smaller) output capacitance is desired, set the L-C double pole frequency below the internal zero frequency to determine the necessary output capacitance for stable operation.

If MLCC output capacitors are used, derating characteristics must be accounted for to determine the final output capacitance for the design. For example, when using an MLCC with specifications of 10-µF, X5R, and 6.3 V, the deratings by DC bias and AC bias are 80% and 50%, respectively. The effective derating is the product of these two factors, which in this case is 40% and 4 µF. Consult with capacitor manufacturers for specific characteristics of the capacitors used.

For higher output voltage at or above 2 V, additional phase boost can be required for sufficient phase margin due to phase delay/loss for higher output voltage (large on-time (tON)) setting in a fixed on-time topology based operation.

A feedforward capacitor placed in parallel with RFB_HS is found to be very effective to boost the phase margin at loop crossover. Refer to the Optimizing Transient Response of Internally Compensated dc-dc Converters With Feedforward Capacitor application report for details.