JAJSO91 December 2023 TPS55289-Q1
PRODUCTION DATA
CDC is shown in Figure 7-6 and described in Table 7-7.
Return to Summary Table.
Register 05h sets masks for SC bit, OCP bit, and OVP bit in register 07h. In addition, register 05h sets the voltage rise added to the setting output voltage with respect to the sensed differential voltage between the ISP pin and the ISN pin.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SC_MASK | OCP_MASK | OVP_MASK | RESERVED | CDC_OPTION | CDC | ||
R/W-1b | R/W-1b | R/W-1b | R-0b | R/W-0b | R/W-000b |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | SC_MASK | R/W | 1b | Short circuit mask 0b = Disabled SC indication 1b = Enable SC indication (Default) |
6 | OCP_MASK | R/W | 1b | Over current mask 0b = Disabled OCP indication 1b = Enable OCP indication (Default) |
5 | OVP_MASK | R/W | 1b | Over voltage mask 0b = Disabled OVP indication 1b = Enable OVP indication (Default) |
4 | RESERVED | R | 0b | Reserved |
3 | CDC_OPTION | R/W | 0b | Select the cable voltage droop compensation approach. 0b = Internal CDC compensation by the register 05H (Default) 1b = External CDC compensation by a resistor at the CDC pin |
2-0 | CDC | R/W | 000b | Compensation for voltage droop over the cable 000b = 0-V output voltage rise with 50mV at VISP - VISN (Default) 001b = 0.1V output voltage rise with 50mV at VISP - VISN 010b = 0.2V output voltage rise with 50 mV at VISP - VISN 011b = 0.3V output voltage rise with 50mV at VISP - VISN 100b = 0.4V output voltage rise with 50mV at VISP - VISN 101b = 0.5V output voltage rise with 50mV at VISP - VISN 110b = 0.6V output voltage rise with 50mV at VISP - VISN 111b = 0.7V output voltage rise with 50mV at VISP - VISN |