JAJSNC2B March   2023  – January 2024 TPS56836 , TPS56837 , TPS56838

PRODUCTION DATA  

  1.   1
  2. 特長
  3. アプリケーション
  4. 概要
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics
    6. 5.6 Typical Characteristics
  7. Detailed Description
    1. 6.1 Overview
    2. 6.2 Functional Block Diagram
    3. 6.3 Feature Description
      1. 6.3.1  The Adaptive On-Time Control and PWM Operation
      2. 6.3.2  Mode Selection
      3. 6.3.3  Soft Start and Pre-Biased Soft Start
      4. 6.3.4  Enable and Adjusting Undervoltage Lockout
      5. 6.3.5  Output Overcurrent Limit and Undervoltage Protection
      6. 6.3.6  Overvoltage Protection
      7. 6.3.7  UVLO Protection
      8. 6.3.8  Thermal Shutdown
      9. 6.3.9  Output Voltage Discharge
      10. 6.3.10 Power Good
      11. 6.3.11 Large Duty Operation
    4. 6.4 Device Functional Modes
      1. 6.4.1 Standby Operation
      2. 6.4.2 Eco-mode
      3. 6.4.3 Forced Continuous Conduction Mode
      4. 6.4.4 Out-of-Audio™ Mode
  8. Application and Implementation
    1. 7.1 Application Information
    2. 7.2 Typical Application
      1. 7.2.1 Design Requirements
      2. 7.2.2 Detailed Design Procedure
        1. 7.2.2.1 Custom Design With WEBENCH® Tools
        2. 7.2.2.2 Output Voltage Resistors Selection
        3. 7.2.2.3 Output Filter Selection
        4. 7.2.2.4 Input Capacitor Selection
        5. 7.2.2.5 Bootstrap Capacitor Selection
      3. 7.2.3 Application Curves
    3. 7.3 Power Supply Recommendations
    4. 7.4 Layout
      1. 7.4.1 Layout Guidelines
      2. 7.4.2 Layout Example
  9. Device and Documentation Support
    1. 8.1 Device Support
      1. 8.1.1 Development Support
        1. 8.1.1.1 Custom Design With WEBENCH® Tools
    2. 8.2 Documentation Support
      1. 8.2.1 Related Documentation
    3. 8.3 ドキュメントの更新通知を受け取る方法
    4. 8.4 サポート・リソース
    5. 8.5 Trademarks
    6. 8.6 静電気放電に関する注意事項
    7. 8.7 用語集
  10. Revision History
  11. 10Mechanical, Packaging, and Orderable Information

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Output Filter Selection

The LC filter used as the output filter has double pole at:

Equation 7. fp=12π×LOUT×COUT

At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the device. The low frequency phase is 180 degrees. At the output filter pole frequency, the gain rolls off at a –40dB per decade rate and the phase drops rapidly. D-CAP3 control mode introduces a high frequency zero that reduces the gain roll off to –20dB per decade and increases the phase to 90 degrees one decade above the zero frequency. The inductor and capacitor for the output filter must be selected so that the double pole of Equation 7 is located below the high frequency zero but close enough that the phase boost provided be the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement use the values recommended in Table 7-2.

Table 7-2 Recommended Component Values

Switching Frequency (kHz)

Output Voltage(1) (V)R6(2)(kΩ)R7 (kΩ)L1 (µH)COUT(3)C10 (4)(pF)
MinimumTypicalMaximum

500

1.057.5101

22uF × 1

22uF × 3

22uF × 10

1.820101.5

22uF × 1

22uF × 3

22uF × 10

3.345.3102.2

22uF × 1

22uF × 322uF × 10

100-200 (150 typical)

573.2103.3

22uF × 1

22uF × 222uF × 10

100-200 (150 typical)

9

140

10

4.7

22uF × 1

22uF × 222uF × 10

50-150 (100 typical)

12

383

20

5.6

22uF × 1

22uF × 222uF × 10

30-100 (30 typical)

800

1.05

7.5

10

0.68

22uF × 1

22uF × 322uF × 10

1.8

20

10

1

22uF × 1

22uF × 322uF × 10

3.3

45.3

10

1.5

22uF × 1

22uF × 322uF × 10

100-200 (150 typical)

5

73.2

10

2.2

22uF × 1

22uF × 222uF × 10

100-200 (150 typical)

9

140

10

3.3

22uF × 1

22uF × 222uF × 10

50-150 (100 typical)

12

383

20

3.3

22uF × 1

22uF × 222uF × 10

30-100 (30 typical)

1200

1.05

7.5

10

0.47

22uF × 1

22uF × 322uF × 10

1.8

20

10

0.68

22uF × 1

22uF × 322uF × 10

3.3

45.3

10

1

22uF × 1

22uF × 322uF × 10

100-200 (150 typical)

5

73.2

10

1.5

22uF × 1

22uF × 222uF × 10

1100-200 (150 typical)

9

140

10

2.2

22uF × 1

22uF × 222uF × 10

50-150 (100 typical)

12

383

20

2.2

22uF × 1

22uF × 222uF × 10

30-100 (30 typical)

Please use the recommended L1 and COUT combination of the higher and closest output rail for unlisted output rails.
R6 = 0Ω for VOUT = 0.6V.
COUT in this data sheet is using Murata GRM32ER71E226KE15L 25VDC capacitor. Recommend to use the same effective output capacitance. The effective capacitance is defined as the actual capacitance under DC bias and temperature, not the rated or nameplate values. All high value ceramic capacitors have a large voltage coefficient in addition to normal tolerances and temperature effects. A careful study of bias and temperature variation of any capacitor bank must be made to make sure that the minimum value of effective capacitance is provided. Refer to the information of DC bias and temperature characteristics from manufacturers of ceramic capacitors. Higher than Cout_max capacitance is allowed by careful tuning the feedforward compensation.
R8 and C10 can be used to improve load transient response or improve the loop-phase margin. Optimizing Transient Response of Internally Compensated DCDC Converters with Feed-forward Capacitor application report is helpful when experimenting with a feed-forward capacitor.

The inductor peak-to-peak ripple current, peak current and RMS current are calculated using Equation 8, Equation 9, and Equation 10. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current.

Use 500kHz for fSW. Make sure the chosen inductor is rated for the peak current of Equation 9 and the RMS current of Equation 10.

Equation 8. Ilp-p=VOUTVINMAX×VINMAX-VOUTLOUT×Fsw
Equation 9. IlPEAK=IO+Ilp-p2
Equation 10. ILORMS=IO2+112×Ilp-p2

For this design example, the calculated peak current is 9.13A and the calculated RMS current is 8.03A. The inductor used is Wurth 744325330 with saturation current 15A and rating current 9.7A.

The capacitor value and ESR determines the output voltage ripple. The TPS56837 is intended to use with ceramic or other low ESR capacitors. Use Equation 11 to determine the required RMS current rating for the output capacitor.

Equation 11. ICORMS=VOUT×VIN-VOUT12×VIN×LOUT×Fsw

For this design, two MuRata GRM32ER71E226KE15L 22µF output capacitors are used so that the effective capacitance is 35µF at DC biased voltage of 5V. The calculated RMS current is 0.63A and each output capacitor is rated for 4A.