JAJSF46I March 2018 – March 2024 TPS62824 , TPS62824A , TPS62825 , TPS62825A , TPS62826 , TPS62826A , TPS62827 , TPS62827A
PRODUCTION DATA
The TPS6282x has a built-in power-good (PG) function. The PG pin goes high impedance when the output voltage has reached the nominal value. Otherwise, including when disabled, in UVLO or in thermal shutdown, PG is Low (see Table 7-1). The PG function is formed with a window comparator, which has an upper and lower voltage threshold. The PG pin is an open-drain output and is specified to sink up to 1mA. The power-good output requires a pullup resistor connecting to any voltage rail less than 5.5V.
The PG signal can be used for sequencing of multiple rails by connecting it to the EN pin of other converters. Leave the PG pin unconnected when not used. The PG rising edge has a 100µs blanking time and the PG falling edge has a deglitch delay of 20µs.
DEVICE CONDITIONS | LOGIC STATUS | ||
---|---|---|---|
HIGH Z | LOW | ||
Enable | EN = High, VFB ≥ 0.576V | √ | |
EN = High, VFB ≤ 0.552V | √ | ||
EN = High, VFB ≤ 0.63V | √ | ||
EN = High, VFB ≥ 0.66V | √ | ||
Shutdown | EN = Low | √ | |
Thermal Shutdown | TJ > TJSD | √ | |
UVLO | 0.7V < VIN < VUVLO | √ | |
Power Supply Removal | VIN < 0.7V | √ |