JAJSMG2C November 2023 – October 2024 TPS6287B10 , TPS6287B15 , TPS6287B20 , TPS6287B25 , TPS6287B30
PRODUCTION DATA
A high level on the MODE/SYNC pin selects forced-PWM operation. A low level on the MODE/SYNC pin selects power-save operation, in which the device automatically transitions between PWM and PFM, according to the load conditions.
If you apply a valid clock signal to the MODE/SYNC pin, the device synchronizes the switching cycles to the external clock and automatically selects forced-PWM operation.
The MODE/SYNC pin is logically ORed with the FPWMEN bit in the CONTROL1 register (see Table 8-1).
When multiple devices are used together in a stacked configuration the MODE/SYNC pin of the secondary devices is the input for the clock signal (see Section 8.3.18).