JAJSLL1C November 2023 – June 2024 TPS62914 , TPS62916 , TPS62918
PRODUCTION DATA
PIN | TYPE(1) | DESCRIPTION | |
---|---|---|---|
NO. | NAME | ||
2 | NR/SS | O | A capacitor connected to this pin sets the soft-start time and low frequency noise level of the device. |
4 | VO | I | Output voltage sense pin. This pin must be connected directly after the first inductor. |
8, 12 | VIN | I | Power supply input voltage pin |
9, 11 | PGND | — | Power ground connection |
10 | SW | O | Switch pin of the power stage. Connect this pin to the start winding of the output inductor . |
13 | SW | O | Switch pin. Connect a capacitor from this pin to the BOOT pin. |
7 | EN/SYNC | I | Enable, Disable pin including threshold-comparator. Connect to logic low to disable the device. Pull high to enable the device. This pin has an internal pulldown resistor of typically 500 kΩ when the device is disabled. Apply a clock to this pin to synchronize the device |
14 | BOOT | I | Supply for the internal high-side MOSFET gate driver. Connect a capacitor from this pin to SW. |
1 | PSNS | — | Power sense ground, connect directly to GND plane |
3 | FB | O | Feedback pin of the device |
5 | PG | O | Open-drain power-good output. This pin is pulled to GND when VOUT is below the power-good threshold. this pin requires a pullup resistor to output a logic high. This pin can be left open or tied to GND if not used. |
6 | S-CONF | O | Smart Configuration pin. This pin configures the operation modes of the device. See Table 6-1. |