JAJSI40C July 2019 – February 2020 TPS63810 , TPS63811
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
fSCL | SCL clock frequency | Standard mode | 0 | 100 | kHz | ||
Fast mode | 0 | 400 | |||||
Fast mode plus | 0 | 1000 | |||||
tLOW | LOW period of the SCL clock | Standard mode | 4.7 | µs | |||
Fast mode | 1.3 | ||||||
Fast mode plus | 0.5 | ||||||
tHIGH | HIGH period of the SCL clock | Standard mode | 4.0 | µs | |||
Fast mode | 0.6 | ||||||
Fast mode plus | 0.26 | ||||||
tBUF | Bus free time between a STOP and
a START condition |
Standard mode | 4.7 | µs | |||
Fast mode | 1.3 | ||||||
Fast mode plus | 0.5 | ||||||
tSU;STA | Set-up time for a repeated START
condition |
Standard mode | 4.7 | µs | |||
Fast mode | 0.6 | ||||||
Fast mode plus | 0.26 | ||||||
tHD;STA | Hold time (repeated) START
condition |
Standard mode | 4.0 | µs | |||
Fast mode | 0.6 | ||||||
Fast mode plus | 0.26 | ||||||
tSU;DAT | Data set-up time | Standard mode | 250 | ns | |||
Fast mode | 100 | ||||||
Fast mode plus | 50 | ||||||
tHD;DAT | Data hold time | Standard mode | 0 | µs | |||
Fast mode | 0 | ||||||
Fast mode plus | 0 | ||||||
tr | Rise time of both SDA and SCL
signals |
Standard mode | 1000 | ns | |||
Fast mode | 20 | 300 | |||||
Fast mode plus | 120 | ||||||
tf | Fall time of both SDA and SCL
signals |
Standard mode | 300 | ns | |||
Fast mode | 20×VDD/5.5 | 300 | |||||
Fast mode plus | 20×VDD/5.5 | 120 | |||||
tsu;STO | Set-up time for STOP condition | Standard mode | 4.0 | µs | |||
Fast mode | 0.6 | ||||||
Fast mode plus | 0.26 | ||||||
tVD;DAT | Data valid time | Standard mode | 3.45 | µs | |||
Fast mode | 0.9 | ||||||
Fast mode plus | 0.45 | ||||||
tVD;ACK | Data valid acknowledge time | Standard mode | 3.45 | µs | |||
Fast mode | 0.9 | ||||||
Fast mode plus | 0.45 | ||||||
Cb | Capacitive load for each bus line | Standard mode | 400 | ||||
Fast mode | 400 | ||||||
Fast mode plus | 550 | ||||||
tw(VSEL) | VSEL pulse duration | VSEL = high or low | 5 | µs |