JAJSI40C
July 2019 – February 2020
TPS63810
,
TPS63811
PRODUCTION DATA.
1
特長
2
アプリケーション
3
概要
Device Images
概略回路図
効率と出力電流との関係
4
改訂履歴
5
デバイス比較表
6
Pin Configuration and Functions
BGA Package (YFF) Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Timing Requirements
7.7
Switching Characteristics
7.8
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Control Scheme
8.3.1.1
Buck Operation
8.3.1.2
Boost Operation
8.3.1.3
Buck-Boost Operation
8.3.2
Control Scheme
8.3.3
Power-Save Mode Operation (PSM)
8.3.4
Forced-PWM Operation (FPWM)
8.3.5
Ramp-PWM Operation (RPWM)
8.3.6
Device Enable (EN)
8.3.7
Undervoltage Lockout (UVLO)
8.3.8
Soft Start
8.3.9
Output Voltage Control
8.3.9.1
Dynamic Voltage Scaling
8.3.10
Protection Functions
8.3.10.1
Input Voltage Protection (IVP)
8.3.10.2
Current Limit Mode and Overcurrent Protection
8.3.10.3
Thermal Shutdown
8.3.11
Power Good
8.3.12
Load Disconnect
8.3.13
Output Discharge
8.4
Device Functional Modes
8.5
Programming
8.5.1
Serial Interface Description
8.5.2
Standard-, Fast-, and Fast-Mode Plus Protocol
8.5.3
I2C Update Sequence
8.6
Register Map
8.6.1
Register Description
8.6.1.1
Register Map
8.6.1.2
Register CONTROL (Slave address: 0b1110101; Register address: 0x01; Default: 0x00 or 0x20)
Table 3.
Register CONTROL Field Descriptions
8.6.1.3
Register STATUS (Slave address: 0b1110101; Register address: 0x02; Default: 0x00)
Table 4.
Register STATUS Field Descriptions
8.6.1.4
Register DEVID (Slave address: 0b1110101; Register address: 0x03; Default: 0x04)
Table 5.
Register DEVID Field Descriptions
8.6.1.5
Register VOUT1 (Slave address: 0b1110101; Register address: 0x04; Default: 0x3C)
Table 6.
Register VOUT1 Field Descriptions
8.6.1.6
Register VOUT2 (Slave address: 0b1110101; Register address: 0x05; Default: 0x42)
Table 7.
Register VOUT2 Field Descriptions
9
Application and Implementation
9.1
Application Information
9.2
Typical Applications
9.2.1
1.8-V to 5.2-V Output Smartphone Power Supply
9.2.1.1
Design Requirements
9.2.1.2
Detailed Design Procedure
9.2.1.2.1
Input Capacitor Selection
9.2.1.2.2
Inductor Selection
9.2.1.2.3
Output Capacitor Selection
9.2.1.2.4
I2C Pullup Resistor Selection
9.2.1.3
Application Curves
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
デバイスおよびドキュメントのサポート
12.1
デバイス・サポート
12.1.1
デベロッパー・ネットワークの製品に関する免責事項
12.2
ドキュメントのサポート
12.2.1
関連資料
12.3
関連リンク
12.4
ドキュメントの更新通知を受け取る方法
12.5
サポート・リソース
12.6
商標
12.7
用語集
13
メカニカル、パッケージ、および注文情報
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
YFF|15
MXBG163C
サーマルパッド・メカニカル・データ
発注情報
jajsi40c_oa
jajsi40c_pm
7.8
Typical Characteristics
MODE = LOW
V
O
= 3.3 V
I
O
= 0 mA, not switching
Figure 1.
Quiescent Current versus Temperature
EN = LOW
Figure 2.
Shutdown Current versus Temperature