JAJSFE6I July 2009 – May 2018 TPS65070 , TPS65072 , TPS65073 , TPS650731 , TPS650732
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
MIN | MAX | UNIT | ||
---|---|---|---|---|
fMAX | Clock frequency | 400 | kHz | |
twH(HIGH) | Clock high time | 600 | ns | |
twL(LOW) | Clock low time | 1300 | ns | |
tR | SDAT and CLK rise time | 300 | ns | |
tF | SDAT and CLK fall time | 300 | ns | |
th(STA) | Hold time (repeated) START condition (after this period the first clock pulse is generated) | 600 | ns | |
tsu(STA) | Setup time for repeated START condition | 600 | ns | |
th(SDAT) | Data input hold time | 0 | ns | |
tsu(SDAT) | Data input setup time | 100 | ns | |
tsu(STO) | STOP condition setup time | 600 | ns | |
t(BUF) | Bus free time | 1300 | ns |