JAJSIR5C October 2019 – October 2023 TPS65313-Q1
PRODUCTION DATA
In any of the operating states (RESET, DIAGNOSTIC, ACTIVE, or SAFE), if the BUCK1 switching-clock error is detected, and while the internal OSC clock source is in good condition, the following occurs:
As rails discharge to less than the respective UV-threshold levels, the device enters the RESET state. While the device is in the RESET state, the switched-mode regulators can be enabled by the internal start-up control circuit, only when the internal OSC clock monitor and the respective fSW clocks are in good condition, or when the BUCK1 regulator, the BUCK2 regulator, and the BOOST converter discharges to less than the corresponding restart voltage level (VBUCK1_RESTART_LEVEL, VBUCK2_RESTART_LEVEL, and VBOOST_RESTART_LEVEL).
At least one UV event and one switched-mode regulator must be set as a RESET condition, otherwise the device can be locked in the SAFE state when the SAFE state time-out event is disabled (the SAFE_TO_DIS bit is set to 1b). After the BUCK1 regulator is enabled and the BUCK1 output exceeds its UV-threshold level, the BUCK2 regulator followed by the BOOST converter are enabled.