JAJSIR5C October 2019 – October 2023 TPS65313-Q1
PRODUCTION DATA
Table 11-19 shows the input frame format of the MCRC-checksum value (received by the device on the SDI pin).
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
---|---|---|---|---|---|---|---|
MCRC[7] | MCRC[6] | MCRC[5] | MCRC[4] | MCRC[3] | MCRC[2] | MCRC[1] | MCRC[0] |
A master CRC8 check is performed in SPI receive engine of the device. The check starts when the SPI NCS pin is driven low and the status is reported after the SPI NCS pin is driven high. If the master CRC8 error is detected, the following occurs: