JAJSIR5C October 2019 – October 2023 TPS65313-Q1
PRODUCTION DATA
Figure 8-1 shows the 40-pin RWG Plastic Quad Flatpack - No Lead Outline.
PIN(1) | TYPE | DESCRIPTION | |
---|---|---|---|
NO. | NAME | ||
1 | PBKG | GND | Die substrate. Connect this pin to the system ground. |
22 | |||
30 | |||
40 | |||
2 | VIN | PWR | Supply input for the BUCK1. |
3 | AVIN | PWR | Supply input for the internal reference and supply-rail generations for the output voltage regulations. |
4 | VIN_SAFE | I | Supply input for monitoring circuits. |
5 | WAKE | I | Wake-up input |
6 | AGND | GND | Analog ground |
7 | NRES | I/O | Active-low reset output to the system MCU or warm reset input from the system MCU. If pin is not used it can be left open since it has an internal pull up. |
8 | ENDRV/nIRQ | I/O | Enable drive output for external peripherals or interrupt output for system MCU. If pin is not used it can be left open since it has an internal pull up. |
9 | DIAG_OUT | O | Diagnostic output (analog MUX and digital MUX output). If pin is not used it can be left open. |
10 | SYNC_IN | I | PLL input clock. If pin is not used it can be left open since it has an internal pull down. |
11 | MCU_ERR | I | MCU error-signal input. If pin is not used it can be left open since it has an internal pull down. |
12 | VIO | PWR | IO supply input for the digital interface pins from and to the system MCU. |
13 | NCS | I | Active-low SPI pin for the chip-select input. If pin is not used it can be left open since it has an internal pull up. |
14 | SDI | I | SPI pin for the slave-data input. If pin is not used it can be left open since it has an internal pull down. |
15 | SCK | I | SPI pin for the clock input. If pin is not used it can be left open since it has an internal pull down. |
16 | SDO | O | SPI pin for the slave-data output (push-pull output). If this pin is not used, then it can be left open. |
17 | VREG | O | Internal regulator output for the high-side and low-side gate drivers. |
18 | EXTSUP | PWR | External low-voltage supply input for the VREG. If pin is not used it has to be connected to GND. |
19 | EXT_VSENSE1 | I | External general-purpose voltage monitor input 1. If pin is not used it has to be connected to GND. |
20 | EXT_VSENSE2 | I | External general-purpose voltage monitor input 2. If pin is not used it has to be connected to GND. |
21 | VSENSE3 | I | BOOST external sense-voltage input |
23 | VBOOST | PWR | BOOST output |
24 | PH3 | O | Switch node of the BOOST converter |
25 | BOOT3 | I | Bootstrap supply for the BOOST high-side FET driver circuit. A 100-nF capacitor (minimum) is required between the BOOT3 and PH3 pins. |
26 | PGND3 | GND | BOOST power ground |
27 | DGND | GND | Ground for the digital circuitry |
28 | VSUP2 | PWR | BUCK2 supply input |
29 | PH2 | O | Switch node of the BUCK2 regulator |
31 | BOOT2 | I | Bootstrap supply for the BUCK2 high-side FET driver circuit. A 100-nF capacitor (minimum) is required between the BOOT2 and PH2 pins. |
32 | PGND2 | GND | BUCK2 power ground |
33 | VSENSE2 | I | BUCK2 external sense-voltage input |
34 | VSENSE1 | I | BUCK1 external sense-voltage input |
35 | PGND1 | GND | BUCK1 power ground |
36 | PGND1A | GND | BUCK1 power ground |
37 | PH1 | O | Switch node of the BUCK1 regulator |
38 | PH1A | O | Switch node of the BUCK1 regulator |
39 | BOOT1 | I | Bootstrap supply for the BUCK1 high-side FET driver circuit. A 100-nF capacitor (minimum) is required between the BOOT1 and PH1 or the PH1A pins. |
— | Thermal Pad | GND | Connect to the thermal pad to the printed circuit board (PCB) ground planes using multiple vias for good thermal performance. |