JAJSIR5C October 2019 – October 2023 TPS65313-Q1
PRODUCTION DATA
POS | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|---|
8.0 | VREF_EXTVMON | Reference voltage for general-purpose external voltage monitors at EXT_VSENSEx pins | 0.8 | V | |||
8.1 | VREF_EXTVMON_ACC | Accuracy of reference voltage for general-purpose external voltage monitors at EXT_VSENSEx pins | -1 | 1 | % | ||
8.2 | tEXT_VSENSE1_RESET | Deglitch time between EXT_VMON1 Under-Voltage/Over-Voltage event to NRES output low. | Measured from the start of UV or OV event at the EXT_VSENSE1 pin to the NRES pin falling edge as the TPS65313B-Q1 transitions to the RESET state. It takes up to 5 system clock cycles from detected valid UV or OV event until device transitions to RESET state. | 21 | 30 | 39 | µs |
8.3 | tEXT_VSENSE2_RESET | Deglitch time between EXT_VMON2 Under-Voltage/Over-Voltage event to NRES output low. | Measured from the start of UV or OV event at the EXT_VSENSE2 pin to the NRES pin falling edge as the TPS65313B-Q1 transitions to the RESET state. It takes up to 5 system clock cycles from detected valid UV or OV event until device transitions to RESET state. | 21 | 30 | 39 | µs |
8.4 | tEXT_VSENSE1_SAFE | Deglitch time between reaching EXT_VMON1 Under-Voltage/Over-Voltage condition to ENDRV/nIRQ output interrupt driven low and setting corresponding SPI status bit. | Measured from the start of UV or OV event at the EXT_VSENSE1 pin to the ENDRV/nIRQ pin falling edge as the TPS65313B-Q1 transitions to the SAFE state. It takes up to 5 system clock cycles from detected valid UV or OV event until device transitions to SAFE state. | 21 | 30 | 39 | µs |
8.5 | tEXT_VSENSE2_SAFE | Deglitch time between reaching EXT_VMON2 Under-Voltage/Over-Voltage condition to ENDRV/nIRQ output interrupt driven low and setting corresponding SPI status bit. | Measured from the start of UV or OV event at the EXT_VSENSE2 pin to the ENDRV/nIRQ pin falling edge as the TPS65313B-Q1 transitions to the SAFE state. It takes up to 5 system clock cycles from detected valid UV or OV event until device transitions to SAFE state. | 21 | 39 | µs | |
8.6 | VEXT_MON1_UV | EXT_VMON1 Under-Voltage expressed in percentage of external sense voltage 1 defined by 8.0 and 8.1 parameters | EXT_VSENSE1
falling Note: the sense voltage at EXT_VSENSE1 pin has to be kept below 1 V to assure that the parameter remains in the defined range |
-5.0 | -3.0 | % | |
8.7 | VEXT_MON2_UV | EXT_VMON2 Under-Voltage, expressed in percentage of external sense voltage 2 defined by 8.0 and 8.1 parameter | EXT_VSENSE2
falling Note: the sense voltage at EXT_VSENSE2 pin has to be kept below 1 V to gurantee parameter remains in the defined range |
-5.0 | -3.0 | % | |
8.8 | VEXT_MON1_OV | EXT_VMON1 Over-Voltage expressed in percentage of external sense voltage 1 defined by 8.0 and 8.1 parameter | EXT_VSENSE1
rising Note: the sense voltage at EXT_VSENSE1 pin has to be kept below 1 V to gurantee parameter remains in the defined range |
3.0 | 5.0 | % | |
8.9 | VEXT_MON2_OV | EXT_VMON2 Over-Voltage expressed in percentage of external sense voltage 2 defined by 8.0 and 8.1 parameter | EXT_VSENSE2
rising Note: the sense voltage at EXT_VSENSE2 pin has to be kept below 1 V to gurantee parameter remains in the defined range |
3 | 5.0 | % |