JAJSEF6L August 2013 – February 2019 TPS659038-Q1 , TPS659039-Q1
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MIN | MAX | UNIT | ||
---|---|---|---|---|
tcesu | Chip-select setup time | 30 | ns | |
tcehld | Chip-select hold time | 30 | ns | |
tckper | Clock cycle time | 67 | 100 | ns |
tckhigh | Clock high typical pulse duration | 20 | ns | |
tcklow | Clock low typical pulse duration | 20 | ns | |
tsisu | Input data setup time, before clock active edge | 5 | ns | |
tsihld | Input data hold time, after clock active edge | 5 | ns | |
tdr | Data retention time | 15 | ns | |
tCE | Time from CE going low to CE going high | 67 | ns |