JAJSGV4D July 2015 – February 2019 TPS65917-Q1
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
PWRON | |||||||
VIL(VSYS) | Low-level input voltage related to VSYS (VCCA pin reference) | –0.3 | 0 | 0.35 × VSYS | V | ||
VIH(VSYS) | High-level input voltage related to VSYS (VCCA pin reference) | 0.65 × VSYS | VSYS | VSYS + 0.3 ≤ 5.25 | V | ||
Hysteresis related to VSYS | 0.025 × VSYS | V | |||||
GPIO_2, GPIO_4, ENABLE1, I2C2_SCL_SCE, I2C2_SDA_SDO, I2C1_SCL_SCK, I2C1_SDA_SDI | |||||||
VIL(VIO) | Low-level input voltage related to VIO (VIO_IN pin reference) | –0.3 | 0 | 0.3 × VIO | V | ||
VIH(VIO) | High-level input voltage related to VIO (VIO_IN pin reference) | 0.7 × VIO | VIO | VIO + 0.3 | V | ||
Hysteresis related to VIO | 0.045 × VIO | V | |||||
BOOT, SYNCDCDC, ENABLE2, GPIO_0, GPIO_1, GPIO_3, GPIO_5, GPIO_6, NRESWARM, POWERHOLD, PWRDOWN, RESET_IN, NSLEEP | |||||||
VIL(VRTC) | Low-level input voltage related to VRTC | –0.3 | 0 | 0.3 × VRTC | V | ||
VIH(VRTC) | High-level input voltage related to VRTC | 0.7 × VRTC | VRTC | VRTC + 0.3 | V | ||
Hysteresis related to VRTC | 0.05 × VRTC | V |