JAJSGV4D July 2015 – February 2019 TPS65917-Q1
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 5-6 lists the associated configurations of the boot pins.
BOOT | OTP CONFIGURATION | POWER SEQUENCE SELECTOR |
---|---|---|
0 | OTP5 (0x00~0x2F) | Sel_0 |
1 | OTP5 (0x30~0x5F) | Sel_1 |
The BOOT pin must be grounded or pulled up.
The status of the BOOT pin is latched at the end of the transition from OFF to ACTIVE mode and stored in the BOOT_STATUS register.
The BOOT pin can also be used as static selectors during execution of the power sequence. This static selection provides from within a static power sequence, to branch to different instructions. This static selection allows the selection of power sequences (or subpart of power sequences) without altering the power sequences themselves in OTP.