JAJSKL0I
october 2004 – may 2023
TPS715-Q1
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
Thermal Information
6.4
Electrical Characteristics
6.5
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagrams
7.3
Feature Description
7.3.1
Wide Supply Range
7.3.2
Low Quiescent Current
7.3.3
Dropout Voltage (VDO)
7.3.4
Current Limit
7.4
Device Functional Modes
7.4.1
Normal Operation
7.4.2
Dropout Operation
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Detailed Design Procedure
8.2.1.1
Programming the TPS71501-Q1 Adjustable LDO Regulator
8.2.1.2
External Capacitor Requirements
8.2.1.3
Input and Output Capacitor Requirements
8.2.1.4
Reverse Current
8.2.1.5
Feed-Forward Capacitor (CFF)
8.2.1.6
Power Dissipation (PD)
8.2.1.7
Estimating Junction Temperature
8.2.2
Application Curves
8.3
Power Supply Recommendations
8.4
Layout
8.4.1
Layout Guidelines
8.4.1.1
Power Dissipation
8.4.2
Layout Example
9
Device and Documentation Support
9.1
Device Support
9.1.1
Development Support
9.1.1.1
Evaluation Module
9.1.1.2
Spice Models
9.1.2
Device Nomenclature
9.2
Documentation Support
9.2.1
Related Documentation
9.3
ドキュメントの更新通知を受け取る方法
9.4
サポート・リソース
9.5
Trademarks
9.6
静電気放電に関する注意事項
9.7
用語集
10
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
DCK|5
サーマルパッド・メカニカル・データ
発注情報
jajskl0i_oa
jajskl0i_pm
8.4
Layout