JAJSHS0C March 2019 – March 2021 TPS92682-Q1
PRODUCTION DATA
The internal clock frequency of the TPS92682-Q1 device is programmable by a single external resistor, connected between the RT pin and the GND. The relationship between the resistor RT and the internal main clock (CLKM) frequency is shown in Equation 1 and Figure 6-22.
The relationship between the channel clock, CHxCLK (or the channel switching frequency fSW), and fCLKM is shown in the SWDIV Register section. TI recommends a switching frequency setting between 100 kHz to 700 kHz for best efficiency and for optimal performance over input and output voltage operating range. Operation at higher switching frequencies requires careful selection of N-channel MOSFET characteristics as well as detailed analysis of switching losses.
To use the synchronization functionality of the TPS92682-Q1, the SYNCEN bit shown in Table 7-3 must be set to "1", and a square wave signal with the desired fCLKM frequency must be applied to the SYNC pin.