JAJSHS0C March 2019 – March 2021 TPS92682-Q1
PRODUCTION DATA
The TPS92682-Q1 device enters the limp home (LH) mode, when the LH pin is pulled high (VDD, or logic level voltage). In LH mode, the device sets the operation of the device based on the SPI programmable LH-registers (register addresses 0x17 to 0x24). The LH-registers should be programmed during initialization of the device. To exit the LH mode, the LH pin must be pulled low, and the LH bit in CFG1 Register must be written to "0". The LH bit is set to "1" when the LH pin is pulled high. Writing a value of "1" to the LH bit does not have any effect and does not change the operation of the device.