JAJSLB9A April 2023 – April 2024 TPS929160-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The TPS929160-Q1 device has an enable input. When EN is low, the device is in sleep mode with ultra low quiescent current I(SD). This low current helps to save system-level current consumption in applications where battery voltage directly connects to the device without high-side switches.
When the EN voltage rises above VIL(EN) and V(VBAT) is above V(POR_rising), the TPS929160-Q1 immediately starts up the internal voltage regulator to provide a stable VLDO, 5V bias to internal analog and digital circuit. When the EN voltage falls below VIL(EN) and V(VBAT) is above V(POR_rising), the TPS929160-Q1 shuts down all current output immediately.