JAJSLB9A April 2023 – April 2024 TPS929160-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
When the T(J) rises too high above T(TSD2), typical 180°C typically, the TPS929160-Q1 turns off the internal linear regulator, VLDO output to shutdown all the analog and digital circuit. The ERR pin is pulled down by constant current sink to report the fault, and the FLAG_POR and FLAG_ERR are all set to 1.
When the T(J) drops below T(TSD2) – T(TSD2_HYS), the TPS929160-Q1 restarts from POR state with all the registers cleared to default value and ERR pin released. The master controller must write 1 to CLRPOR to clear both FLAG_POR and FLAG_ERR after fault removal. The CLRPOR bit automatically returns to 0.