JAJSJM2B
July 2022 – April 2024
TPS929240-Q1
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Timing Requirements
5.7
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Device Bias and Power
6.3.1.1
Power Bias (VBAT)
6.3.1.2
5V Low-Drop-Out Linear Regulator (VLDO)
6.3.1.3
Undervoltage Lockout (UVLO) and Power-On-Reset (POR)
6.3.1.4
Power Supply (SUPPLY)
6.3.1.5
Programmable Low Supply Warning
6.3.2
Constant Current Output
6.3.2.1
Reference Current with External Resistor (REF)
6.3.2.2
64-Step Programmable High-Side Constant-Current Output
6.3.3
PWM Dimming
6.3.3.1
PWM Generator
6.3.3.2
PWM Dimming Frequency
6.3.3.3
Blank Time
6.3.3.4
Phase Shift PWM Dimming
6.3.3.5
Linear Brightness Control
6.3.3.6
Exponential Brightness Control
6.3.4
FAIL-SAFE State Operation
6.3.5
On-Chip, 8-Bit, Analog-to-Digital Converter (ADC)
6.3.5.1
Minimum On Time for ADC Measurement
6.3.5.2
ADC Auto Scan
6.3.5.3
ADC Error
6.3.6
Diagnostic and Protection in NORMAL State
6.3.6.1
VBAT Undervoltage Lockout Diagnostics in NORMAL state
6.3.6.2
Low-Supply Warning Diagnostics in NORMAL State
6.3.6.3
Supply Undervoltage Diagnostics in NORMAL State
6.3.6.4
Reference Diagnostics in NORMAL state
6.3.6.5
Pre-Thermal Warning in NORMAL state
6.3.6.6
Overtemperature Protection in NORMAL state
6.3.6.7
Overtemperature Shutdown in NORMAL state
6.3.6.8
LED Open-Circuit Diagnostics in NORMAL state
6.3.6.9
LED Short-Circuit Diagnostics in NORMAL state
6.3.6.10
Single-LED Short-Circuit Detection in NORMAL state
6.3.6.11
EEPROM CRC Error in NORMAL state
6.3.6.12
Communication Loss Diagnostic in NORMAL State
6.3.6.13
Fault Masking in NORMAL state
53
6.3.7
Diagnostic and Protection in FAIL-SAFE states
6.3.7.1
Supply Undervoltage Lockout Diagnostics in FAIL-SAFE states
6.3.7.2
Low-Supply Warning Diagnostics in FAIL-SAFE states
6.3.7.3
Supply Undervoltage Diagnostics in FAIL-SAFE State
6.3.7.4
Reference Diagnostics in FAIL-SAFE states
6.3.7.5
Pre-Thermal Warning in FAIL-SAFE state
6.3.7.6
Overtemperature Protection in FAIL-SAFE state
6.3.7.7
Overtemperature Shutdown in FAIL-SAFE state
6.3.7.8
LED Open-Circuit Diagnostics in FAIL-SAFE state
6.3.7.9
LED Short-Circuit Diagnostics in FAIL-SAFE state
6.3.7.10
Single-LED Short-Circuit Detection in FAIL-SAFE state
6.3.7.11
EEPROM CRC Error in FAIL-SAFE State
6.3.7.12
Fault Masking in FAIL-SAFE state
Diagnostics Table in FAIL-SAFE State
6.3.8
OFAF Setup In FAIL-SAFE state
6.3.9
ERR Output
6.4
Device Functional Modes
6.4.1
POR State
6.4.2
INITIALIZATION state
6.4.3
NORMAL state
6.4.4
FAIL-SAFE state
6.4.5
PROGRAM state
6.5
Programming
6.5.1
FlexWire Protocol
6.5.1.1
Protocol Overview
6.5.1.2
UART Interface Address Setting
6.5.1.3
Status Response
6.5.1.4
Synchronization Byte
6.5.1.5
Device Address Byte
6.5.1.6
Register Address Byte
6.5.1.7
Data Frame
6.5.1.8
CRC Frame
6.5.1.9
Burst Mode
6.5.2
Registers Lock
6.5.3
Register Default Data
6.5.4
EEPROM Programming
6.5.4.1
Chip Selection by Pulling REF Pin High
6.5.4.2
Chip Selection by ADDR Pins Configuration
6.5.4.3
EEPROM Register Access and Burn
6.5.4.4
EEPROM PROGRAM State Exit
6.6
Register Maps
6.6.1
BRT Registers
6.6.2
IOUT Registers
6.6.3
CONF Registers
6.6.4
CTRL Registers
6.6.5
FLAG Registers
7
Application and Implementation
7.1
Application Information
7.2
Typical Application
7.2.1
Smart Rear Lamp with Distributed LED Drivers
7.2.2
Design Requirements
7.2.3
Detailed Design Procedure
7.2.4
Application Curves
7.3
Power Supply Recommendations
7.4
Layout
7.4.1
Layout Guidelines
7.4.2
Layout Example
8
Device and Documentation Support
8.1
ドキュメントの更新通知を受け取る方法
8.2
サポート・リソース
8.3
Trademarks
8.4
静電気放電に関する注意事項
8.5
用語集
9
Revision History
10
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
DCP|38
サーマルパッド・メカニカル・データ
DCP|38
PPTD170A
発注情報
jajsjm2b_oa
jajsjm2b_pm
6.3
Feature Description