JAJSL38 December 2023 TPSI3100-Q1
ADVANCE INFORMATION
Table 9-1 lists the design requirements of the TPSI310x-Q1 gate driver. The application requires driving external FETs. It includes circuitry for a two-level over-current protection that is powered by the TPSI310x-Q1. The TPSI3100-Q1 used in this example includes a 0.3-V voltage reference.
DESIGN PARAMETERS | |
---|---|
Total gate capacitance | 120 nC |
FET turn-off time upon fault detection | < 0.5 µs |
Switching frequency | 2 kHz |
Supply voltage (VDDP) | 5 V ±5% |
Over-current fault | 10 A ±10% |
Over-current alarm | 5 A ±10% |
Shunt resistor power | 0.5 W |
Shunt resistor tolerance | ±1% |