JAJSMO6A August 2021 – November 2021 TPSM8A28 , TPSM8A29
PRODUCTION DATA
TPSM8A28 and TPSM8A29 have gower-good output that output high when the converter output voltage is within specification. The power-good output is an open-drain output and must be pulled up to VCC pin or an external voltage source (< 5.5 V) through a pullup resistor (typically 30.1 kΩ). The recommended power-good pullup resistor value is 1 kΩ to 100 kΩ.
Once both the internal and external soft-start ramp finishes, the power-good signal becomes high after a 1.06-ms internal delay. The whole internal soft-start ramp takes 2 ms to finish. The external soft-start done signal goes high when FB reaches a threshold equal to VINTREF – 50 mV. If the FB voltage drops to 80% of the VINTREF voltage or exceeds 116% of the VINTREF voltage, the power-good signal latches low after a 2-µs internal delay. The power-good signal can only be pulled high again after re-toggling EN or a reset of VIN.
If the input supply fails to power up the device, for example VIN and VCC both stays at zero volts, the power-good pin clamps low by itself when this pin is pulled up through an external resistor.
Once the VCC voltage level rises above the minimum VCC threshold for valid PGOOD output (maximum 1.5 V), internal power-good circuit is enabled to hold the PGOOD pin to the default status. By default, PGOOD is pulled low and this low-level output voltage is no more than 400 mV with 5.5-mA sinking current. The power-good function is fully activated after the soft-start operation is completed.