JAJSMM7A August 2022 – September 2023 TPSM8D6B24
PRODUCTION DATA
For this design example, use the input parameters listed in Table 8-1.
Design Parameter | Test Conditions | MIN | TYP | MAX | Unit | |
---|---|---|---|---|---|---|
VIN | Input voltage | 5 | 12 | 16 | V | |
VIN(ripple) | Input ripple voltage | VIN = 12 V, IOUT = 20 A | 0.3 | V | ||
VOUTA | Output voltage | 1.8 | V | |||
VOUTB | Output voltage | 3.3 | V | |||
ΔVO(ΔVI) | Line regulation | 5 V ≤ VIN ≤ 16 V | 0.1% | |||
ΔVO(ΔIO) | Load regulation | 0 V ≤ IOUT ≤ 25 A | 0.1% | |||
VPP | Output ripple voltage | IOUT = 25 A | 20 | mV | ||
∆VOUT | VOUT deviation during load transient | ∆IOUT = 10 A, VIN = 12 V | 50 | mV | ||
IOUT | Output current | 5 V ≤ VIN ≤ 16 V | 0 | 25 | A | |
IOCP | Output overcurrent protection threshold | 39 | A | |||
fSW | Switching frequency | VIN = 12 V | 550 | kHz | ||
ηFull load | Full load efficiency | VIN = 12 V, VOUT = 1.8 V, IOUT = 25 A | 88% | |||
ηFull load | Full load efficiency | VIN = 12 V, VOUT = 3.3 V, IOUT = 25 A | 91% | |||
tSS | Soft-start time (tON_RISE) | 5 | ms |