JAJSF24C March 2018 – July 2024 TUSB1002A
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
For this design example, use the parameters shown in Table 7-1.
PARAMETER | VALUE | |
---|---|---|
Pre-channel A to B PCB trace length(1), LAB. | 1 inches ≤ LAB ≤ 12 inches - LCD | |
Post-channel C to D PCB trace length(1), LCD. | ≤ 4 inches | |
Minimum distance of the AC capacitors from TUSB1002A, LAC-CAP | 0.25 inches | |
Maximum distance of ESD component from the USB receptacle, LESD | 0.6 inches | |
Maximum distance of series resistor (RESD) from ESD component, LR_ESD. | 0.25 inches | |
CAC-USB1 AC-coupling capacitor (75nF to 265nF) | 220nF | |
CAC-USB2 AC-coupling capacitor (297nF to 363nF) | Options:
|
|
Optional RRX resistor (220kΩ ± 5%) | No used | |
Optional RESD (0Ω to 2.2Ω) | 1Ω | |
VCC supply (3V to 3.6-V) | 3.3V | |
Mode of Operation (Dual or Half Channel) | MODE = F (Floating) for USB3.2 Dual Channel | |
Linear Range (900mV, 1000mV, or 1200 mV) | 1200mV (CFG[2:1] pins floating) | |
DC Gain (-2, -1, 0, +1, +2) | 0dB (CFG[2:1] pins floating) |