JAJSF24C March 2018 – July 2024 TUSB1002A
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The TUSB1002A can be used as a PCI Express (PCIe) Gen3, SATA Gen3, or SATA Express redriver. When the MODE pin = “R”, CFG1 pin = "0", and CFG2 pin = "0", the TUSB1002A enables both channels (upstream and downstream) receiver and transmitter paths after the device detects far-end termination on both TX1 and TX2. Both upstream and downstream paths remain enabled until EN pin is deasserted low. All USB3.2 power management functionality is disabled in this mode. In this mode, the TUSB1002A is transparent to PCIe link power management (L0s, L1) and SATA interface power states. After far-end termination is detected on both TX1 and TX2, the TUSB1002A power is at P(U0_SSP_1200mV) regardless of the PCIe or SATA power state. To save power during system S3/S4/S5 states it is suggested to deassert the EN pin to conserve power.
In this mode the linearity range is fixed at 1200mVpp and DC gain to 0dB.