JAJSKH5A April 2022 – May 2024 TUSB1142
PRODUCTION DATA
The TUSB1142 implements a 2:1 MUX between the USB-C receptacle and the USB 3.2 Host, Hub or device. In pin-strap mode the selection of MUX path is controlled from the FLIP pin. In I2C mode, the MUX is controlled by FLIP_SEL register. Refer to Table 6-4 for details.
FLIP pin or FLIP_SEL register | EN pin or CTLSEL register | USB Path |
---|---|---|
X | 0 | Disabled |
0 | 1 | CRX1 -> SSRX |
SSTX -> CTX1 | ||
1 | 1 | CRX2 -> SSRX |
SSTX -> CTX2 |