JAJSOK4D November 2021 – April 2024 TUSB2E11
PRODUCTION DATA
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
I/O TIMING | |||||
t_GPIO_PW | Minimum GPIO pulse width for interrupt event | 8 | µs | ||
RESET TIMING | |||||
t_VDD1V8_RAMP | Ramp time for VDD1V8 to reach minimum 1.62 V | 2 | ms | ||
t_VDD3V3_RAMP | Ramp time for VDD3V3 to reach minimum 3.0 V | 2 | ms | ||
t_aRESETB | Duration for RESETB to be asserted low to complete reset while powered | 10 | us | ||
t_RH_READY | Time for the device to be ready to accept RAP and I2C requests and eUSB2 interface to be ready after RESETB is de-asserted or (VDD1V8 and VDD3V3) reach the minimum recommended voltages, whichever is later. | 3 | ms | ||
t_RS_READY | Time for the device to be ready to accept RAP and I2C requests and eUSB2 interface to be ready after a soft reset through I2C. | 350 | µs | ||
REPEATER TIMING | |||||
TJ1E | Total additive jitter for eUSB2 to USB 2.0 (output jitter − input jitter) of the repeater. | 20 | 42 | ps | |
TJ1I | Total additive jitter for USB 2.0 to eUSB2 (output jitter − input jitter) of the repeater. | 17 | 42 | ps | |
Te_to_U_DJ1 | eUSB2 to USB 2.0 repeater FS jitter to next transition (Per Low-Speed /Full-Speed DC Specifications for 1.2 V ± 10%(1) condition for supply and GND delta). | −6.0 | +6.0 | ns | |
TU_to_e_DJ1 | USB 2.0 to eUSB2 repeater FS jitter to next transition (Per Low-Speed /Full-Speed DC Specifications for 1.2 V ± 10%(1) condition for supply and GND delta). | −3.0 | +3.0 | ns | |
TDJ2_e2U | repeater FS paired transition jitter in eUSB2 to USB 2.0 direction (relaxed relative to THDJ2 defined by USB 2.0 ± 1 ns). eUSB2 in 1.2 V signaling mode. | −1.5 | +1.5 | ns | |
TDJ2_U2e | repeater FS paired transition jitter in USB 2.0 to eUSB2 direction (relaxed relative to THDJ2 defined by USB 2.0 ± 1 ns). eUSB2 in 1.2 V signaling mode. | −1.5 | +1.5 | ns | |
MODE TIMING | |||||
TMODE_SWITCH | Time needed to change mode from UART bypass mode to and from USB mode | 1 | µs | ||
TUART_START | Time needed to start transmitting UART data, post toggling GPIO0 to '0' when in UART strap mode (SCL=1, SDA=0 at power-up) | 2 | ms | ||
I2C (FM+) | |||||
tSU_STA | Start setup time, SCL (Tr=72 ns – 120 ns), SDA (Tf=6.5 ns – 81.5 ns), 1 MHz FM+ | 260 | ns | ||
tSU_STO | Stop setup time, SCL (Tr=72 ns –120 ns), SDA (Tf=6.5 ns – 81.5 ns), 1 MHz FM+ | 260 | ns | ||
tHD_STA | Start hold time, SCL (Tr=72 ns – 120 ns), SDA (Tf=6.5 ns – 81.5 ns), 1 MHz FM+ | 260 | ns | ||
tSU_DAT | Data input or false start/stop, setup time, SCL (Tr=72 ns – 120 ns), SDA (Tf=6.5 ns – 81.5 ns), 1 MHz FM+ | 50 | ns | ||
tHD_DAT | Data input or False start/stop, hold time, SCL (Tr=72 ns – 120 ns), SDA (Tf=6.5 ns – 81.5 ns), 1 MHz FM+ | 0 | ns | ||
tVD_DAT, tVD_ACK | SDA output delay, SCL (Tr=72 ns – 120 ns), SDA (Tf=6.5 ns – 81.5 ns), 1 MHz FM+ | 20 | 450 | ns | |
tHD_DAT_SL | Data hold time when device is transmitting | 6.67 | ns | ||
tSP | Glitch width suppressed | 50 | 91 | ns | |
tBUF | Bus free time between a STOP and START condition (Master minimum spec that device must tolerate) | 0.5 | µs | ||
tLOW | Low period for SCL clock (minimum spec that device must tolerate) | 0.5 | µs | ||
tHIGH | High period for SCL clock (minimum spec that device must tolerate) | 0.26 | µs | ||
I2C (FM) | |||||
tSU_STO | Stop setup time, SCL (Tr=180 ns – 300 ns), SDA (Tf=6.5 ns – 106.5 ns), 400 kHz FM | 600 | ns | ||
tHD_STA | Start hold time, SCL (Tr=180 ns – 300 ns), SDA (Tf=6.5 ns – 106.5 ns), 400 kHz FM | 600 | ns | ||
tSU_STA | Start setup time, SCL (Tr=180 ns – 300 ns), SDA (Tf=6.5 ns – 106.5 ns), 400 kHz FM | 600 | ns | ||
tSU_DAT | Data input or false start/stop, setup time, SCL (Tr=180 ns – 300 ns), SDA (Tf=6.5 ns – 106.5 ns), 400 kHz FM | 100 | ns | ||
tHD_DAT | Data input or false start/stop, hold time, SCL (Tr=180 ns – 300 ns), SDA (Tf=6.5 ns – 106.5 ns), 400 kHz FM | 0 | ns | ||
tVD_DAT, tVD_ACK | SDA output delay, SCL (Tr=180 ns – 300 ns), SDA (Tf=6.5 ns – 106.5 ns), 400 kHz FM | 20 | 900 | ns | |
tHD_DAT_SL | Data hold time when device is transmitting | 13.5 | ns | ||
tSP | Glitch width suppressed | 50 | 91 | ns | |
tBUF | Bus free time between a STOP and START condition (minimum spec that device must tolerate) | 1.3 | µs | ||
tLOW | Low period for SCL clock (minimum spec that device must tolerate) | 1.3 | µs | ||
tHIGH | High period for SCL clock (Master minimum spec that device must tolerate) | 0.6 | µs | ||
I2C (STD) | |||||
tSU_STO | Stop setup time, SCL (Tr=600 ns – 1000 ns), SDA (Tf=6.5 ns – 106.5 ns), 100 kHz STD | 4 | µs | ||
tHD_STA | Start hold time, SCL (Tr=600 ns – 1000 ns), SDA (Tf=6.5 ns – 106.5 ns), 100 kHz STD | 4 | µs | ||
tSU_STA | Start setup time, SCL (Tr=600 ns – 1000 ns), SDA (Tf=6.5 ns – 106.5 ns), 100 kHz STD | 4.7 | µs | ||
tSU_DAT | Data input or false start/stop, setup time, SCL (Tr=600 ns – 1000 ns), SDA (Tf=6.5 ns – 106.5 ns), 100 kHz STD | 250 | ns | ||
tHD_DAT | Data input or false start/stop, hold time, SCL (Tr=600 ns – 1000 ns), SDA (Tf=6.5 ns – 106.5 ns), 100 kHz STD | 5 | µs | ||
tVD_DAT, tVD_ACK | SDA output delay, SCL (Tr=600 ns – 1000 ns), SDA (Tf=6.5 ns – 106.5 ns), 100 kHz STD | 3.45 | µs | ||
tHD_DAT_SL | Data hold time when device is transmitting | 13.5 | ns | ||
tSP | Glitch width suppressed | 50 | 91 | ns | |
tBUF | Bus free time between a STOP and START condition (minimum spec that device must tolerate) | 4.7 | µs | ||
tLOW | Low period for SCL clock (minimum spec that device must tolerate) | 4.7 | µs | ||
tHIGH | High period for SCL clock (minimum spec that device must tolerate) | 4.0 | µs |