JAJSD41E
April 2017 – April 2018
TUSB544
PRODUCTION DATA.
1
特長
2
アプリケーション
3
概要
Device Images
概略回路図
4
改訂履歴
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Power Supply Characteristics
6.6
DC Electrical Characteristics
6.7
AC Electrical Characteristics
6.8
Timing Requirements
6.9
Switching Characteristics
6.10
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
USB 3.1
7.3.2
DisplayPort
7.3.3
4-Level Inputs
7.3.4
Receiver Linear Equalization
7.4
Device Functional Modes
7.4.1
Device Configuration in GPIO Mode
7.4.2
Device Configuration in I2C Mode
7.4.3
DisplayPort Mode
7.4.4
Custom Alternate Mode
7.4.5
Linear EQ Configuration
7.4.6
Adjustable VOD Linear Range and DC Gain
7.4.7
USB3.1 modes
7.4.8
Operation Timing – Power Up
7.5
Programming
7.5.1
The Following Procedure Should be Followed to Write to TUSB544 I2C Registers:
7.5.2
The Following Procedure Should be Followed to Read the TUSB544 I2C Registers:
7.5.3
The Following Procedure Should be Followed for Setting a Starting Sub-Address for I2C Reads:
7.6
Register Maps
7.6.1
TUSB544 Registers
7.6.1.1
GENERAL_4 Register (Offset = Ah) [reset = 1h]
Table 13.
GENERAL_4 Register Field Descriptions
7.6.1.2
GENERAL_5 Register (Offset = Bh) [reset = 0h]
Table 14.
GENERAL_5 Register Field Descriptions
7.6.1.3
GENERAL_6 Register (Offset = Ch) [reset = 0h]
Table 15.
GENERAL_6 Register Field Descriptions
7.6.1.4
DISPLAYPORT_1 Register (Offset = 10h) [reset = 0h]
Table 16.
DISPLAYPORT Register Field Descriptions
7.6.1.5
DISPLAYPORT_2 Register (Offset = 11h) [reset = 0h]
Table 17.
DISPLAYPORT_2 Register Field Descriptions
7.6.1.6
DISPLAYPORT_3 Register (Offset = 12h) [reset = 0h]
Table 18.
DISPLAYPORT_3 Register Field Descriptions
7.6.1.7
DISPLAYPORT_4 Register (Offset = 13h) [reset = 0h]
Table 19.
DISPLAYPORT_4 Register Field Descriptions
7.6.1.8
DISPLAYPORT_5 Register (Offset = 1Bh) [reset = 0h]
Table 20.
DISPLAYPORT_5 Register Field Descriptions
7.6.1.9
USB3.1_1 Register (Offset = 20h) [reset = 0h]
Table 21.
USB3.1 Register Field Descriptions
7.6.1.10
USB3.1_2 Register (Offset = 21h) [reset = 0h]
Table 22.
USB3.1_2 Register Field Descriptions
7.6.1.11
USB3.1_3 Register (Offset = 22h) [reset = 0h]
Table 23.
USB3.1_3 Register Field Descriptions
7.6.1.12
USB3.1_4 Register (Offset = 23h) [reset = 23h]
Table 24.
USB3.1_4 Register Field Descriptions
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.3
Application Curve
8.3
System Examples
8.3.1
USB 3.1 only (USB/DP Alternate Mode)
8.3.2
USB3.1 and 2 lanes of DisplayPort
8.3.3
DisplayPort Only
8.3.4
USB 3.1 only (USB/Custom Alternate Mode)
8.3.5
USB3.1 and 1 Lane of Custom Alt Mode
8.3.6
USB3.1 and 2 Lane of Custom Alt Mode
8.3.7
USB3.1 and 4 Lane of Custom Alt Mode
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.2
Layout Example
11
デバイスおよびドキュメントのサポート
11.1
ドキュメントのサポート
11.1.1
関連資料
11.2
ドキュメントの更新通知を受け取る方法
11.3
コミュニティ・リソース
11.4
商標
11.5
静電気放電に関する注意事項
11.6
Glossary
12
メカニカル、パッケージ、および注文情報
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
RNQ|40
MPQF457A
サーマルパッド・メカニカル・データ
発注情報
jajsd41e_oa
jajsd41e_pm
8.3.3
DisplayPort Only
Figure 41.
Four Lane DP – No Flip
Figure 42.
Four Lane DP – With Flip