JAJSNA2A May 2024 – September 2024 TUSB564-Q1
PRODUCTION DATA
PIN | TYPE(1) | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
DP0p | 32 | Diff O | DP differential positive output for DisplayPort Lane 0. |
DP0n | 31 | Diff O | DP differential negative output for DisplayPort Lane 0. |
DP1p | 29 | Diff O | DP differential positive output for DisplayPort Lane 1. |
DP1n | 28 | Diff O | DP differential negative output for DisplayPort Lane 1. |
DP2p | 26 | Diff O | DP differential positive output for DisplayPort Lane 2. |
DP2n | 25 | Diff O | DP differential negative output for DisplayPort Lane 2. |
DP3p | 23 | Diff O | DP differential positive output for DisplayPort Lane 3. |
DP3n | 22 | Diff O | DP differential negative output for DisplayPort Lane 3. |
TX1n | 2 | Diff I/O | Differential negative input for DisplayPort or differential negative output for USB3.2 upstream facing port. |
TX1p | 1 | Diff I/O | Differential positive input for DisplayPort or differential positive output for USB3.2 upstream facing port. |
RX1n | 5 | Diff I | Differential negative input for DisplayPort or USB3 upstream facing port. |
RX1p | 4 | Diff I | Differential positive input for DisplayPort or USB3 upstream facing port. |
RX2p | 8 | Diff I | Differential positive input for DisplayPort or USB3 upstream facing port. |
RX2n | 7 | Diff I | Differential negative input for DisplayPort or USB3 upstream facing port. |
TX2p | 11 | Diff I/O | Differential positive input for DisplayPort or differential positive output for USB3 upstream Facing port. |
TX2n | 10 | Diff I/O | Differential negative input for DisplayPort or differential negative output for USB3 upstream Facing port. |
SSTXp | 40 | Diff I | Differential positive input for USB3 downstream facing port. |
SSTXn | 39 | Diff I | Differential negative input for USB3 downstream facing port. |
SSRXp | 37 | Diff O | Differential positive output for USB3 downstream facing port. |
SSRXn | 36 | Diff O | Differential negative output for USB3 downstream facing port. |
EQ1 | 6 | 4 Level I | This pin along with EQ0 sets the USB receiver equalizer gain for upstream facing RX1 and RX2 when USB used. Up to 11dB of EQ available. |
EQ0 | 3 | 4 Level I | This pin along with EQ1 sets the USB receiver equalizer gain for upstream facing RX1 and RX2 when USB used. Up to 11dB of EQ available. |
EN | 21 | 2 Level I (PD) | Device Enable. For normal operation pull up this pin to 3.3V through a 10k to 50kΩ resistor. |
HPDIN | 24 | 2 Level I | Hot Plug Detect. This pin is an input for Hot Plug Detect received from DisplayPort sink. When HPDIN is Low for greater than 2ms, all DisplayPort lanes are disabled while the AUX to SBU switch remains closed. |
I2C_EN | 9 | 4 Level I | I2C Programming Mode or GPIO Programming Select. I2C is
only disabled when this pin is "0". 0 = GPIO mode (I2C disabled) R = TI Test Mode (I2C enabled at 3.3V) F = I2C enabled at 1.8 V 1 = I2C enabled at 3.3V. |
SBU1 | 16 | I/O, CMOS | SBU1. DC couple this pin to the SBU1 pin on the Type-C receptacle. A 2MΩ resistor to GND is also recommended. |
SBU2 | 17 | I/O, CMOS | SBU2. DC couple this pin to the SBU2 pin on the Type-C receptacle. A 2MΩ resistor to GND is also recommended. |
AUXp | 18 | I/O, CMOS | AUXp. DisplayPort AUX positive I/O connected to the DisplayPort sink through a AC-coupling capacitor. In addition to AC-coupling capacitor, this pin also requires a 1M resistor to DP_PWR (3.3V). This pin along with AUXN is used by the TUSB564-Q1 for AUX snooping and is routed to SBU1/2 based on the orientation of the Type-C. |
AUXn | 19 | I/O, CMOS | AUXn. DisplayPort AUX negative I/O connected to the DisplayPort sink through a AC-coupling capacitor. In addition to AC-coupling capacitor, this pin also requires a 1M resistor to GND. This pin along with AUXP is used by the TUSB564-Q1 for AUX snooping and is routed to SBU1/2 based on the orientation of the Type-C. |
DPEQ1 | 34 | 4 Level I | DisplayPort Receiver EQ. The DPEQ1 and DPEQ0 pins select the DisplayPort receiver equalization gain. |
DPEQ0/A1 | 27 | 4 Level I | DisplayPort Receiver EQ. The DPEQ0 and DPEQ1 pins select the DisplayPort receiver equalization gain. When I2C_EN ≠ "0", the DPEQ0 pin also sets the TUSB564-Q1 I2C address. |
SSEQ1 | 35 | 4 Level I | The SSEQ1 and SSEQ0 pins set the USB receiver equalizer gain for downstream facing SSTXP/N. |
SSEQ0/A0 | 30 | 4 Level I | The SSEQ0 and SSEQ1 pins set the USB receiver equalizer gain for downstream facing SSTXP/N. When I2C_EN ≠ "0", the SSEQ0 pin also sets the TUSB564-Q1 I2C address. If I2C_EN = "F", then the SSEQ0 pin must be set to "F" or "0". |
FLIP/SCL | 13 | 2 Level I (Failsafe) (PD) | When I2C_EN = "0" this pin is Flip control, otherwise this pin is I2C clock. When used for the I2C clock, pull up to the VCC I2C supply on the I2C controller through an external resistor. |
CTL0/SDA | 14 | 2 Level I (Failsafe) (PD) | When I2C_EN = "0" this pin is USB3 switch control, otherwise this pin is I2C data. When used for I2C data, pull up to the VCC I2C supply on the I2C controller through an external resistor. |
CTL1 | 15 | 2 Level I (Failsafe) (PD) | DP Alt mode Switch Control Pin. When I2C_EN = "0", this pin can enable or disable
DisplayPort functionality. Otherwise, when I2C_EN ≠ "0", DisplayPort
functionality is enabled and disabled through I2C
registers. L = DisplayPort Disabled. H = DisplayPort Enabled. |
VCC | 12 | P | 3.3V Power Supply |
VCC | 20 | P | 3.3V Power Supply |
VCC | 38 | P | 3.3V Power Supply |
NC | 33 | NC | No connect pin. Leave open. |
GND | Thermal Pad | G | Ground |