JAJSNA2A May 2024 – September 2024 TUSB564-Q1
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
AUXp/n and SBU1/2 | ||||||
TAUX_PD | Switch propagation delay | CTL1 = H | 1400 | ps | ||
TAUX_SW_OFF | Switching on time | CTL1 = H to L | 7500 | ns | ||
TAUX_SW_ON | Switching off time | CTL1 = L to H | 3000 | ns | ||
TAUX_INTRA | Intra-pair output skew | CTL1 = H | 400 | ps | ||
USB and DisplayPort mode transition requirement (GPIO mode) | ||||||
TGP_USB_4DP | Min overlap of CTL0 and CTL1 when transitioning from USB 3.1 only mode to 4-Lane DisplayPort mode or vice versa | 4 | µs | |||
THPDIN_DEBOUNCE | HPDIN debounce time when transitioning from H to L | Less than minimum is ignored by device | 1.5 | 4 | ms | |
I2C (SDA and SCL) | ||||||
fSCL | I2C clock frequency | 1 | MHz | |||
tBUF | Bus free time between START and STOP conditions | 0.5 | µs | |||
tHDSTA | Hold time after repeated START condition. After this period, the first clock pulse is generated | 0.26 | µs | |||
tLOW | Low period of the I2C clock | 0.5 | µs | |||
tHIGH | High period of the I2C clock | 0.26 | µs | |||
tSUSTA | Setup time for a repeated START condition | 0.26 | µs | |||
tHDDAT | Data hold time | 0.004 | µs | |||
tSUDAT | Data setup time | 50 | ns | |||
tR | Rise time of both SDA and SCL signals | 120 | ns | |||
tF | Device output fall time for SDA | 30pF load | 0.7 | 5 | ns | |
tSUSTO | Setup time for STOP condition | 0.26 | µs | |||
Cb | Capacitive load for each bus line | 100 | pF |