JAJSOK5Q March 2011 – March 2024 TUSB7320 , TUSB7340
PRODUCTION DATA
The following tables give a description of the terminals. These terminals are grouped in tables by functionality. Each table includes the terminal name, terminal number, I/O type, and terminal description.
TYPE | DESCRIPTION |
---|---|
I | Input |
O | Output |
I/O | Input/Output |
PD, PU | Internal pull-down/pullup |
S | Strapping pin |
P | Power supply |
G | Ground |
PIN | TYPE | DESCRIPTION | ||
---|---|---|---|---|
NAME | TUSB7320 | TUSB7340 | ||
CLOCK AND RESET SIGNALS | ||||
GRST# | A15 | A15 | I PU | Global power reset. This reset brings all of the TUSB73x0 internal registers to their default states. When GRST# is asserted, the device is completely nonfunctional. GRST# should be asserted until all power rails are valid at the device. If a 24 MHz or 48 MHz reference clock is used instead of a crystal, GRST# must remain asserted until the 24 MHz or 48 MHz clock is stable. |
XI | A23 | A23 | I | Crystal input. This terminal is the crystal input for the internal oscillator. The input may alternately be driven by the output of an external oscillator. When using a crystal a 2-MΩ feedback resistor is required between XI and XO. |
XO | A22 | A22 | O | Crystal output. This terminal is crystal output for the internal oscillator. If XI is driven by an external oscillator this pin may be left unconnected. When using a crystal a 2-MΩ feedback resistor is required between XI and XO. |
FREQSEL | B14 | B14 | I | Frequency select. This terminal indicates the oscillator input frequency and is used to configure the correct PLL multiplier. This pin should be set low for normal operation. |
PCIE_REFCLKP | A45 | A45 | I | PCI Express Reference Clock. PCIE_REFCLKP and PCIE_REFCLKN comprise the differential input pair for the 100-MHz system reference clock. |
PCIE_REFCLKN | B41 | B41 | I | |
PERST# | A40 | A40 | I | PCI Express Reset Input. The PERST# signal is used to signal when the system power is stable. The PERST# signal is also used to generate an internal power on reset |
PCI EXPRESS SIGNALS | ||||
PCIE_TXP | B38 | B38 | O | PCI Express transmitter differential pair (positive). |
PCIE_TXN | A41 | A41 | O | PCI Express transmitter differential pair (negative). |
PCIE_RXP | B39 | B39 | I | PCI Express receiver differential pair (positive). |
PCIE_RXN | A42 | A42 | I | PCI Express receiver differential pair (negative). |
WAKE# | B35 | B35 | O | Wake. Wake is an active low signal that is driven low to reactivate the PCI Express link hierarchy’s main power rails and reference clocks. Note: WAKE# is not a failsafe I/O and should not be connected to a 3.3-V auxiliary supply while VDD33 is not present. |
CLKREQ# | B36 | B36 | O | PCI Express REFCLK Request signal. Note: CLKREQ# is not a failsafe I/O and should not be connected to a 3.3-V auxiliary supply while VDD33 is not present. |
USB DOWNSTREAM SIGNALS | ||||
USB_SSTXP_DN1 | A17 | A17 | O | USB SuperSpeed transmitter differential pair (positive). Note: When routing, it is permissible to swap the positive and negative signals in Port 1 SSTX differential pair. |
USB_SSTXN_DN1 | B15 | B15 | O | USB SuperSpeed transmitter differential pair (negative). Note: When routing, it is permissible to swap the positive and negative signals in Port 1 SSTX differential pair. |
USB_SSRXP_DN1 | A18 | A18 | I | USB SuperSpeed receiver differential pair (positive). Note: When routing, it is permissible to swap the positive and negative signals in Port 1 SSRX differential pair. |
USB_SSRXN_DN1 | B16 | B16 | I | USB SuperSpeed receiver differential pair (negative). Note: When routing, it is permissible to swap the positive and negative signals in Port 1 SSRX differential pair. |
USB_DP_DN1 | A20 | A20 | I/O | USB High-speed differential transceiver (positive). |
USB_DM_DN1 | B18 | B18 | I/O | USB High-speed differential transceiver (negative). |
PWRON1# | B33 | B33 | O PD | USB DS Port 1 Power On Control for Downstream Power. The terminal is used to control the downstream power switch. If the PWRON_POLARITY bit is set to 1, this pin is active high and the internal pull-down is disabled. This pin may be at low impedance when power rails are removed. |
OVERCUR1# | A36 | A36 | I PU | USB DS Port 1 Overcurrent Detection. 0: overcurrent detected; 1: overcurrent not detected |
USB_SSTXP_DN2 | A11 | A11 | O | USB SuperSpeed transmitter differential pair (positive). Note: When routing, it is permissible to swap the positive and negative signals in Port 2 SSTX differential pair. |
USB_SSTXN_DN2 | B10 | B10 | O | USB SuperSpeed transmitter differential pair (negative). Note: When routing, it is permissible to swap the positive and negative signals in Port 2 SSTX differential pair. |
USB_SSRXP_DN2 | B9 | B9 | I | USB SuperSpeed receiver differential pair (positive). Note: When routing, it is permissible to swap the positive and negative signals in Port 2 SSRX differential pair. |
USB_SSRXN_DN2 | A10 | A10 | I | USB SuperSpeed receiver differential pair (negative). Note: When routing, it is permissible to swap the positive and negative signals in Port 2 SSRX differential pair. |
USB_DP_DN2 | B12 | B12 | I/O | USB High-speed differential transceiver (positive). |
USB_DM_DN2 | A13 | A13 | I/O | USB High-speed differential transceiver (negative). |
PWRON2# | B34 | B34 | O PD | USB DS Port 2 Power On Control for Downstream Power. The terminal is used for control of the downstream power switch. If the PWRON_POLARITY bit is set to 1, this pin is active high and the internal pull-down is disabled. This pin may be at low impedance when power rails are removed. |
OVERCUR2# | A37 | A37 | I PU | USB DS Port 2 Overcurrent Detection. 0: overcurrent detected; 1: overcurrent not detected |
USB_SSTXP_DN3 | — | B28 | O | USB SuperSpeed transmitter differential pair (positive). Note: When routing, it is permissible to swap the positive and negative signals in Port 3 SSTX differential pair. |
USB_SSTXN_DN3 | — | A30 | O | USB SuperSpeed transmitter differential pair (negative). Note: When routing, it is permissible to swap the positive and negative signals in Port 3 SSTX differential pair. |
USB_SSRXP_DN3 | — | B27 | I | USB SuperSpeed receiver differential pair (positive). Note: When routing, it is permissible to swap the positive and negative signals in Port 3 SSRX differential pair. |
USB_SSRXN_DN3 | — | A29 | I | USB SuperSpeed receiver differential pair (negative). Note: When routing, it is permissible to swap the positive and negative signals in Port 3 SSRX differential pair. |
USB_DP_DN3 | — | B25 | I/O | USB High-speed differential transceiver (positive). |
USB_DM_DN3 | — | A27 | I/O | USB High-speed differential transceiver (negative). |
PWRON3# | — | A46 | O PD | USB DS Port 3 Power On Control for Downstream Power. The terminal is used for control of the downstream power switch. If the PWRON_POLARITY bit is set to 1, this pin is active high and the internal pull-down is disabled. This pin may be at low impedance when power rails are removed. |
OVERCUR3# | — | B43 | I PU | USB DS Port 3 Overcurrent Detection. 0: overcurrent detected; 1: overcurrent not detected |
USB_SSTXP_DN4 | — | B7 | O | USB SuperSpeed transmitter differential pair (positive). Note: When routing, it is permissible to swap the positive and negative signals in Port 4 SSTX differential pair. |
USB_SSTXN_DN4 | — | A8 | O | USB SuperSpeed transmitter differential pair (negative). Note: When routing, it is permissible to swap the positive and negative signals in Port 4 SSTX differential pair. |
USB_SSRXP_DN4 | — | B6 | I | USB SuperSpeed receiver differential pair (positive). Note: When routing, it is permissible to swap the positive and negative signals in Port 4 SSRX differential pair. |
USB_SSRXN_DN4 | — | A7 | I | USB SuperSpeed receiver differential pair (negative). Note: When routing, it is permissible to swap the positive and negative signals in Port 4 SSRX differential pair. |
USB_DP_DN4 | — | B5 | I/O | USB High-speed differential transceiver (positive). |
USB_DM_DN4 | — | A5 | I/O | USB High-speed differential transceiver (negative). |
PWRON4# | — | A48 | O PD | USB DS Port 4 Power On Control for Downstream Power. The terminal is used for control of the downstream power switch. If the PWRON_POLARITY bit is set to 1, this pin is active high and the internal pull-down is disabled. This pin may be at low impedance when power rails are removed. |
OVERCUR4# | — | B45 | I PU | USB DS Port 4 Overcurrent Detection. 0: overcurrent detected; 1: overcurrent not detected |
I2C SIGNALS | ||||
SCL | B2 | B2 | I/O | I2C Clock – If no I2C device is present, pull this line down to disable. |
SDA | A2 | A2 | I/O | I2C Data – If no I2C device is present, pull this line down to disable. |
TEST AND MISCELLANEOUS SIGNALS | ||||
JTAG_TCK | A32 | A32 | I PD | JTAG test clock |
JTAG_TDI | A35 | A35 | I PU | JTAG test data in |
JTAG_TDO | B31 | B31 | O PD | JTAG test data out |
JTAG_TMS | B30 | B30 | I PU | JTAG test mode select |
JTAG_RST# | B32 | B32 | I PD | JTAG reset. Should be pulled low for normal operation. |
GPIO0 | A49 | A49 | I/O PU | General purpose I/O |
GPIO1 | B46 | B46 | I/O PU | |
GPIO2 | B47 | B47 | I/O PU | |
GPIO3 | B48 | B48 | I/O PU | |
SMI | B3 | B3 | O | System management interrupt Note: This pin is active high and should not be pulled up/down. |
R1EXT | A24 | A24 | OI | High precision external resistor used for calibration. A resister value of 9.09 KΩ ±1% accuracy is connected between the terminals R1EXT and R1EXTRTN. |
R1EXTRTN | B23 | B23 | OI | |
AUX_DET | A52 | A52 | I | Auxiliary power detect. This pin indicates if the TUSB73X0 is enabled for wakeup from D3cold. Note: If this feature is implemented, AUX_DET must be pulled to VDD33 to prevent leakage. |
NC | B4, A5, B5, B6, A7, B7, A8, B8, B13, A14, B25, A26, B26, A27, B27, B28, A29, B29, A30, A43, B43, B45, A46, A48 | A14, B8, B13, A26, B29, A43 | I/O | Pins are not connected internally. Note: TUSB7320 pins B4 and B26 may be connected to VDDA_3P3 to support a dual-layout option with the TUSB7340. |
POWER SIGNALS | ||||
VDD33 | A3, A34, A39, A47, A51 | A3, A34, A39, A47, A51 | PWR | 3.3-V I/O power rail |
VDDA_3P3 | B11, A19, A21, A25, B22, A44 | B4, B11, A19, A21, A25, B22, B26, A44 | PWR | 3.3-V analog power rail |
VDD11 | A1, B1, A4, A6, A9, A12, A16, B17, B19, B24, A28, A33, A31, A38, B37, B40, B42, B44, A50 | A1, B1, A4, A6, A9, A12, A16, B17, B19, B24, A28, A33, A31, A38, B37, B40, B42, B44, A50 | PWR | 1.1-V core power rail |
VSS | B20, A53 | B20, A53 | PWR | Ground. The ground pad is labeled A53 for schematic purposes. |
VSS_NC | C1, C2, C3, C4 | C1, C2, C3, C4 | PWR | The corner pins, which are for mechanical stability of the package, are connected to ground internally. These pins may be connected to VSS or left unconnected. |
VSS_OSC | B21 | B21 | PWR | Oscillator return. If using a crystal, the load capacitors should use this signal as the return path and it should not be connected to the PCB ground. If using an oscillator, this should be connected to PCB Ground. |