JAJSMY4C September 2021 – December 2022 UCC14240-Q1
PRODUCTION DATA
UCC14240-Q1 power-up diagram of two output rails with soft start is shown in Figure 7-5. After VVIN > VVIN_UVLOP and ENA is pulled high, the soft-start sequence starts with burst duty cycle control with soft duty cycle increment. The burst duty cycle gradually increases from 12.5% to 50% over time by the primary-side control signal (DSS_PRI), so both VVDD-VEE and VCOM-VEE increase ratiometrically with a controlled shallow rising slope. When VVDD-VEE is increased above VVDD_UVLOS, there is a sufficient bias voltage for the feedback-loop communication channel, so the burst feedback control on the secondary side takes over. As a result, the DSS_PRI is pulled high and does not affect burst duty cycle anymore. The burst duty cycle is determined by comparing VFBVDD and VREF. VREF increases from 1.1V to 2.5 V with seven increment steps, where each 0.2-V step lasts 128 µs. After VVDD-VEE > VVDD_UVP, /PG is pulled low and the RLIM source-sink regulator for VCOM-VEE is enabled. The polarity of source or sink current of RLIM pin is determined by comparing VFBVEE and VREF so as to keep VCOM-VEE in tight regulation. The soft-start feature greatly reduces the input inrush current during power-up. In addition, if VVDD-VEE cannot reach to VVDD_UVLOS within 16 ms, then the device shuts down in a safe-state. The 16-ms soft-start time-out protects the module under output short circuit condition before power up.