JAJSR77 September 2023 UCC21738-Q1
PRODUCTION DATA
Parameter | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
VCC UVLO THRESHOLD AND DELAY | ||||||
VVCC_ON | VCC - GND | 2.55 | 2.7 | 2.85 | V | |
VVCC_OFF | 2.35 | 2.5 | 2.65 | V | ||
VVCC_HYS | 0.2 | V | ||||
tVCCFIL | VCC UVLO deglitch time | 10 | µs | |||
tVCC+ to OUT | VCC UVLO on delay to output high | IN+ = VCC, IN– = GND | 28 | 37.8 | 55 | µs |
tVCC- to OUT | VCC UVLO off delay to output low | 5 | 10 | 15 | µs | |
tVCC+ to RDY | VCC UVLO on delay to RDY high | RST/EN = VCC | 30 | 37.8 | 55 | µs |
tVCC- to RDY | VCC UVLO off delay to RDY low | 5 | 10 | 15 | µs | |
VDD UVLO THRESHOLD AND DELAY | ||||||
VVDD_ON | VDD - COM | 10.5 | 11.4 | 12.8 | V | |
VVDD_OFF | 9.9 | 10.6 | 11.8 | V | ||
VVDD_HYS | 0.8 | V | ||||
tVDDFIL | VDD UVLO deglitch time | 5 | µs | |||
tVDD+ to OUT | VDD UVLO on delay to output high | IN+ = VCC, IN– = GND | 2 | 5 | 15 | µs |
tVDD- to OUT | VDD UVLO off delay to output low | 5 | 15 | µs | ||
tVDD+ to RDY | VDD UVLO on delay to RDY high | RST/EN = VCC | 10 | 15 | µs | |
tVDD- to RDY | VDD UVLO off delay to RDY low | 10 | 15 | µs | ||
VCC, VDD QUIESCENT CURRENT | ||||||
IVCCQ | VCC quiescent current | OUT(H) = High, fS = 0Hz | 2.5 | 3 | 4 | mA |
OUT(L) = Low, fS = 0Hz | 1.45 | 2 | 2.75 | mA | ||
IVDDQ | VDD quiescent current | OUT(H) = High, fS = 0Hz | 2.4 | 3.1 | 5.3 | mA |
OUT(L) = Low, fS = 0Hz | 2.2 | 2.9 | 4.7 | mA | ||
LOGIC INPUTS - IN+, IN- and RST/EN | ||||||
VINH | Input high threshold | VCC=3.3V | 1.85 | 2.31 | V | |
VINL | Input low threshold | 0.99 | 1.52 | V | ||
VINHYS | Input threshold hysteresis | 0.33 | V | |||
IIH | Input high level input leakage current | VIN = VCC | 90 | uA | ||
IIL | Input low level input leakage current | VIN = GND | -90 | uA | ||
RIND | Input pins pull down resistance | 55 | kΩ | |||
RINU | Input pins pull up resistance | 55 | kΩ | |||
TINFIL | IN+, IN– and RST/EN deglitch (ON and OFF) filter time | fS = 50kHz | 28 | 40 | 60 | ns |
TRSTFIL | Deglitch filter time to reset FLT | 500 | 650 | 800 | ns | |
GATE DRIVER STAGE | ||||||
IOUTH | Peak source current | CL = 0.18µF, fS = 1kHz | 10 | A | ||
IOUTL | Peak sink current | 10 | A | |||
ROUTH(3) | Output pull-up resistance | IOUTH = -0.1A | 2.5 | Ω | ||
ROUTL | Output pull-down resistance | IOUTL = 0.1A | 0.3 | Ω | ||
VOUTH | High level output voltage | IOUTH = -0.2A, VDD = 18V | 17.5 | V | ||
VOUTL | Low level output voltage | IOUTL= 0.2A | 60 | mV | ||
ACTIVE PULLDOWN | ||||||
VOUTPD | Output active pull down on OUTL | IOUTL(typ) = 0.1×IOUTL(typ), VDD=OPEN, VEE=COM |
1.5 | 2.0 | 2.5 | V |
EXTERNAL ACTIVE MILLER CLAMP | ||||||
VCLMPTH | Miller clamp threshold voltage | Reference to VEE | 1.5 | 2.0 | 2.5 | V |
VCLMPE | Output high voltage | 4.8 | 5 | 5.3 | V | |
ICLMPEH | Peak source current | CCLMPE = 10nF | 0.12 | 0.25 | A | |
ICLMPEL | Peak sink current | 0.12 | 0.25 | 0.37 | A | |
tCLMPER | Rising time | CCLMPE = 330pF | 20 | 40 | ns | |
tDCLMPE | Miller clamp ON delay time | 40 | 70 | ns | ||
SHORT CIRCUIT CLAMPING | ||||||
VCLP-OUT(H) | VOUTH–VDD | OUT = High, IOUT(H) = 500mA, tCLP=10µs | 0.9 | V | ||
VCLP-OUT(L) | VOUTL–VDD | OUT = High, IOUT(L) = 500mA, tCLP=10µs | 1.8 | V | ||
OC PROTECTION | ||||||
IDCHG | OC pull down current | VOC = 1V | 40 | mA | ||
VOCTH | Detection threshold | 0.63 | 0.7 | 0.77 | V | |
VOCL | Voltage when OUTL = Low | Reference to COM, IOC = 5mA | 0.13 | V | ||
tOCFIL | OC fault deglitch filter | 95 | 120 | 180 | ns | |
tOCOFF | OC propagation delay to OUTL 90% | 150 | 270 | 400 | ns | |
tOCFLT | OC to FLT low delay | 300 | 530 | 750 | ns | |
INTERNAL SOFT TURN OFF | ||||||
ISTO | Soft turn-off current on fault condition | VDD-VEE = 20 V, OUTL = 8 V | 500 | 900 | 1200 | mA |
ACTIVE SHORT CIRCUIT (ASC) | ||||||
VASCL | ASC input low threshold | 1.35 | 1.5 | 1.71 | V | |
VASCH | ASC input high threshold | 2.7 | 2.9 | 3.17 | V | |
tASC_r | ASC to output rising edge delay | 390 | 660 | 1120 | ns | |
tASC_f | ASC to output falling edge delay | 152 | 300 | 477 | ns | |
APWM Monitor | ||||||
fAPWM | APWM output frequency | VASC=2.5V | 360 | 400 | 440 | kHz |
DAPWM | APWM duty cycle | VASC=0.6V | 9 | 11.5 | 13.5 | % |
VASC=2.5V | 48.5 | 50 | 51.5 | % | ||
VASC=4.5V | 87.5 | 90 | 92.5 | % | ||
FLT AND RDY REPORTING | ||||||
tRDYHLD | VDD UVLO RDY low minimum holding time | 0.55 | 1 | ms | ||
tFLTMUTE | Output mute time on fault | Reset fault through RST/EN | 0.55 | 1 | ms | |
RODON | Open drain output on resistance | IODON = 5mA | 30 | Ω | ||
VODL | Open drain low output voltage | 0.3 | V | |||
COMMON MODE TRANSIENT IMMUNITY | ||||||
CMTI | Common-mode transient immunity | VCM = 1500 V | 150 | V/ns |