JAJSC45C August 2013 – October 2015 UCC27211A
PRODUCTION DATA.
PIN | I/O | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
HB | 2 | P | High-side bootstrap supply. The bootstrap diode is on-chip but the external bootstrap capacitor is required. Connect positive side of the bootstrap capacitor to this pin. Typical range of HB bypass capacitor is 0.022 µF to 0.1 µF. The capacitor value is dependant on the gate charge of the high-side MOSFET and must also be selected based on speed and ripple criteria. |
HI | 5 | I | High-side input.(1) |
HO | 3 | O | High-side output. Connect to the gate of the high-side power MOSFET. |
HS | 4 | P | High-side source connection. Connect to source of high-side power MOSFET. Connect the negative side of bootstrap capacitor to this pin. |
LI | 6 | I | Low-side input.(1) |
LO | 8 | O | Low-side output. Connect to the gate of the low-side power MOSFET. |
VDD | 1 | P | Positive supply to the lower-gate driver. De-couple this pin to VSS (GND). Typical decoupling capacitor range is 0.22 µF to 4.7 µF (See (2)). |
VSS | 7 | — | Negative supply terminal for the device that is generally grounded. |
Thermal pad(3) | — | Utilized on the DRM package only. Electrically referenced to VSS (GND). Connect to a large thermal mass trace or GND plane to dramatically improve thermal performance. |