JAJSOH3
October 2023
UCC27332-Q1
PRODUCTION DATA
1
1
特長
2
アプリケーション
3
概要
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Switching Characteristics
6.7
Timing Diagrams
6.8
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
VDD Power On Reset
7.3.2
Input Stage
7.3.3
Enable Function
7.3.4
Output Stage
7.4
Device Functional Modes
8
Applications and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Driving MOSFET
8.2.1.1
Design Requirements
8.2.1.2
Detailed Design Procedure
8.2.1.2.1
Input-to-Output Configuration
8.2.1.2.2
Input Threshold Type
8.2.1.2.3
VDD Bias Supply Voltage
8.2.1.2.4
Peak Source and Sink Currents
8.2.1.2.5
Enable and Disable Function
8.2.1.2.6
Propagation Delay and Minimum Input Pulse Width
8.2.1.2.7
Power Dissipation
8.2.1.3
Application Curves
8.3
Power Supply Recommendations
8.4
Layout
8.4.1
Layout Guidelines
8.4.2
Layout Example
8.4.3
Thermal Consideration
9
Device and Documentation Support
9.1
サード・パーティ製品に関する免責事項
9.2
ドキュメントの更新通知を受け取る方法
9.3
サポート・リソース
9.4
Trademarks
9.5
静電気放電に関する注意事項
9.6
用語集
10
Mechanical, Packaging, and Orderable Information
パッケージ・オプション
メカニカル・データ(パッケージ|ピン)
DGN|8
MPDS046G
サーマルパッド・メカニカル・データ
DGN|8
PPTD388A
発注情報
jajsoh3_oa
8.4.2
Layout Example
Figure 8-5
Layout Example: UCC27332-Q1