JAJSDL2A August 2017 – August 2018 UCC27712-Q1
PRODUCTION DATA.
It is recommended that users avoid shaping the input signals to the gate driver in an attempt to slow down (or delay) the signal at the driver output. However it is good practice to have a small RC filter added between PWM controller and input pin of UCC27712-Q1 to filter the high frequency noise, like RHI/CHI and RLI/CLI which is shown in Figure 44.
Such a filter should use a RHI/RLI in the range of 10 Ω to 100 Ω and a CHI/CLI between 10 pF and 220 pF. In the example, a RHI/RLI = 49.9 Ω and a CHI/CLI = 33 pF are selected.