JAJSOG3 December 2023 UCC28750
PRODUCTION DATA
The fault state is entered when the UCC28750 devices recognizes one of the numerous faults available, as seen in Section 7.4.4. When a fault is triggered, the device stop switching operation, and begins to sink a fault current of 350 μA. This fault current causes the VDD pin voltage to drop to the Vuvlo(off) voltage, turning off the device and resetting the fault logic states. Once the device crosses the turn on voltage, Vuvlo(on), the startup phase begins and if the fault is removed then normal operation resumes. If the device is a latched variant (UCC287501/3/5/7), then the switching operation cannot resume until the VDD pin voltage is brought below the 5 V, Vpor , power-on reset threshold. Refer to figures below for expected operation waveforms in a fault state.
To have the correctly VDD cycle as shown in the fault diagrams a restriction on the startup resistors is placed, where RSTART is the startup resistor network shown in Section 7.3.1.