SLUSF94E December 2023 – October 2024 UCC57102-Q1 , UCC57108-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
SUPPLY CURRENTS | ||||||
IVDDQ | VDD quiescent supply current | VIN = 3.3V, EN = 5V, VDD = 6.5V | 1.4 | mA | ||
IVDD | VDD static supply current | VIN = 3.3 V, EN = 5V | 1.1 | 1.5 | mA | |
IVDD | VDD static supply current | VIN = 0 V, EN = 5V | 0.8 | 1.2 | mA | |
IVEEQ | VEE static supply current | VIN = 0 V, EN = 5V, VEE = -10V | 1.1 | mA | ||
IVDDO | VDD dynamic operating current | fSW = 1 MHz, EN = 5V, VDD=15 V, CL=1.8nF | 35 | mA | ||
IDIS | VDD disable current | VIN = 3.3 V, EN = 0 V | 0.8 | 1.1 | mA | |
VDD UNDERVOLTAGE THRESHOLDS AND DELAY | ||||||
VVDD_ON | VDD UVLO Rising Threshold | 8-V UVLO Option | 7.6 | 8 | 8.4 | V |
VVDD_OFF | VDD UVLO Falling Threshold | 8-V UVLO Option | 6.65 | 7 | 7.35 | V |
VVDD_HYS | VDD UVLO Threshold Hysteresis | 8-V UVLO Option | 1 | V | ||
tUVLO2FLT | Propagation delay from UVLO shutdown to FLT | 8.4 | us | |||
VVDD_ON | VDD UVLO Rising Threshold | 12.5-V UVLO Option | 12.8 | 13.5 | 14.2 | V |
VVDD_OFF | VDD UVLO Falling Threshold | 12.5-V UVLO Option | 11.8 | 12.5 | 13.2 | V |
VVDD_HYS | VDD UVLO Threshold Hysteresis | 12.5-V UVLO Option | 1.0 | V | ||
VREF | ||||||
VREF | Voltage Reference | IREF=10mA | 5 | V | ||
IREF | Reference output current | 20 | mA | |||
IN, EN | ||||||
VINH | Input High Threshold Voltage | 1.8 | 2.2 | 2.6 | V | |
VINL | Input Low Threshold Voltage | 0.8 | 1.2 | 1.6 | V | |
VIN_HYS | Input-threshold Hysteresis | 1.0 | V | |||
RIND | IN Pin Pull Down Resistance | IN=EN= 3.3V | 120 | kΩ | ||
VENH | Enable High Threshold Voltage | 1.8 | 2.2 | 2.6 | V | |
VENL | Enable Low Threshold Voltage | 0.8 | 1.2 | 1.6 | V | |
VEN_HYS | Enable Threshold Hysteresis | 1 | V | |||
RENU | EN Pin Pull Up Resistance | EN = 0V | 400 | kΩ | ||
VFLTth | FLT threshold voltage | IFLT-sink = 15mA | 0.43 | 1 | V | |
DESAT DETECTION | ||||||
ICHG | Blanking capacitor charge current | VDESAT = 3.25V | 200 | 250 | 316 | µA |
IDCHG | DESAT pin discharge current | VDESAT = 8V | -20 | mA | ||
VDESATTH | DESAT Detection Threshold | 6.0 | 6.5 | 7.0 | V | |
VDESLO | DESAT voltage when OUT=L, referenced to GND | 100 | mV | |||
tDESLEB1 (1) | Leading edge blanking time | 150 | ns | |||
tDESFIL(1) | DESAT deglitch filter | 100 | 150 | ns | ||
tDES2OUT(1) | DESAT propagation delay to 90% of OUT | VDESAT>VDESATTH | 140 | 250 | ns | |
tDES2FLT(1) | DESAT propagation delay to FLT low | VDESATTH to 90% of FLT | 135 | 250 | ns | |
SOFT TURN OFF | ||||||
RSTO | Internal Soft turn-off Pulldown Resistance | DESAT triggered, VOUT=5V | 35 | Ω | ||
OVERTEMPERATURE PROTECTION | ||||||
TSD(1) | Overtemperature threshold | 180 | C | |||
THYS(1) | Overtemperature protection hysteresis | 30 | C | |||
tOTP2FLT(1) | Propagation delay from overtemperature shutdown to FLT | Over temperature shutdow to 90% of FLT | 8 | us | ||
OUTPUT DRIVER STAGE | ||||||
ISRCPK(1) | Peak Output Source Current | CVDD = 10 µF, CL = 0.1 µF, f = 1 kHz | -3 | A | ||
ISNKPK(1) | Peak Output Sink Current | CVDD = 10 µF, CL = 0.1 µF, f = 1 kHz | 3 | A | ||
ROH | Pull up resistance | IOUT = –500mA | 5 | Ω | ||
ROL | Pull down resistance | IOUT = 500mA | 1 | Ω |