JAJSK73J March 2012 – November 2021 UCD3138
PRODUCTION DATA
The DPWM has the capability to generate a CPU interrupt based on the PWM frequency programmed in the period register. The interrupt can be scaled by a divider ratio of up to 255 for developing a slower interrupt service execution loop. This interrupt can be fed to the ADC circuitry for providing an ADC12 trigger for sequence synchronization. Table 8-3 outlines the divide ratios that can be programmed.