JAJSQ97J may 2009 – january 2021 XIO2001
PRODUCTION DATA
REVISION DATE | REVISION NUMBER | REVISION COMMENTS |
---|---|---|
5/2009 | – | Initial release |
5/2009 | A | Corrected typos |
9/2009 | B | |
10/2009 | C | Added PNP Package and ESD Ratings |
Removed terminal assignment tables for all packages | ||
1/2010 | D | Corrected PNP pinout, replaced Ordering Information with Package Option Addendum |
11/2011 | E | Corrected Vi PCI Express REFCLK(differential) parameters |
Corrected VRX-DIFFp-p parameters | ||
Removed label N13 on the signal VDD_15 for the ZAJ package | ||
5/2012 | F | Added missing PNP pin numbers to the Table 2-1 and to the Table 2-2 |
5/2012 | G | Changed external parts for CLKRUN_EN to include pulldown resostor |
Deleted Note from CLKRUIN_EN terminal's description | ||
Changed external Parts for EXT_ARB_EN to include pulldown resistor | ||
Deleted Note from EXT_ARB_EN terminal's description | ||
8/2014 | H | Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section |
Updated Power-Up Sequence section | ||
Identified VDD_15_PLL pins | ||
9/2014 | I | Changed pin F10 From: VDD_15 To: VDD_15_PLL in the ZGU package Changed pin F11 From: VDD_15 To: VDD_15_PLL in the ZAJ package Changed pin 84 From: VDDA_15 To: VDD_15_PLL in the PNP package Changed the pin name from VDD_15_PULL to VDD_15_PLL in the Pin Functions table. Changed PCIR description in the Pin Functions table From: "Connect this terminals to the secondary PCI bus..." To: "Connect each one of these terminals to the secondary PCI bus.." Deleted text from the LOCK pin description in the Pin Functions table: "when bit 12 (LOCK_EN) is set in the general control register (see Section 8.4.66)." |
Changes from Revision I (September 2014) to Revision J (January 2021)