JAJSQ97J may 2009 – january 2021 XIO2001
PRODUCTION DATA
The programming model of the PCI Express extended configuration space is compliant to the PCI Express Base Specification and the PCI Express to PCI/PCI-X Bridge Specification programming models. The PCI Express extended configuration map uses the PCI Express advanced error reporting capability.
All bits marked with a ☆ are sticky bits and are reset by a global reset ( GRST) or the internally-generated power-on reset. All bits marked with a ☆ are reset by a PCI Express reset ( PERST), a GRST, or the internally-generated power-on reset. The remaining register bits are reset by a PCI Express hot reset, PERST, GRST, or the internally-generated power-on reset.
REGISTER NAME | OFFSET | |
---|---|---|
Next capability offset / capability version(1) | PCI Express advanced error reporting capabilities ID(1) | 100h |
Uncorrectable error status register | 104h | |
Uncorrectable error mask register | 108h | |
Uncorrectable error severity register | 10Ch | |
Correctable error status register | 110h | |
Correctable error mask | 114h | |
Advanced error capabilities and control | 118h | |
Header log register | 11Ch | |
Header log register | 120h | |
Header log register | 124h | |
Header log register | 128h | |
Secondary uncorrectable error status | 12Ch | |
Secondary uncorrectable error mask | 130h | |
Secondary uncorrectable error severity register | 134h | |
Secondary error capabilities and control register | 138h | |
Secondary header log register | 13Ch | |
Secondary header log register | 140h | |
Secondary header log register | 144h | |
Secondary header log register | 148h | |
Reserved | 14Ch–FFCh |