DLPU100B May 2020 – June 2024 DLP2021-Q1 , DLP3021-Q1
This design utilizes MMCM blocks within the FPGA.
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
fclock | Clock frequency, Osc Input | 39.5 | 40 | 40.5 | MHz |
twh | Pulse duration, Osc Input high(1) | 25% of f_clock | |||
twl | Pulse duration, Osc Input low(1) | 25% of f_clock | |||
tclkjit | Clock period jitter, Osc Input(1) | 50 | ps |