JAJSCQ6A December 2016 – June 2018 SN65DSI83-Q1
PRODUCTION DATA.
The SN65DSI83-Q1 device supports a pattern generation feature on LVDS channels. This feature can be used to test the LVDS output path and LVDS panels in a system platform. The pattern generation feature can be enabled by setting the CHA_TEST_PATTERN bit at address 0×3C. No DSI data is received while the pattern generation feature is enabled.
There are three modes available for LVDS test pattern generation. The mode of test pattern generation is determined by register configuration, as shown in Table 1.
ADDRESS BIT | REGISTER NAME |
---|---|
0×20.7:0 | CHA_ACTIVE_LINE_LENGTH_LOW |
0×21.3:0 | CHA_ACTIVE_LINE_LENGTH_HIGH |
0×24.7:0 | CHA_VERTICAL_DISPLAY_SIZE_LOW |
0×25.3:0 | CHA_VERTICAL_DISPLAY_SIZE_HIGH |
0×2C.7:0 | CHA_HSYNC_PULSE_WIDTH_LOW |
0×2D.1:0 | CHA_HSYNC_PULSE_WIDTH_HIGH |
0×30.7:0 | CHA_VSYNC_PULSE_WIDTH_LOW |
0×31.1:0 | CHA_VSYNC_PULSE_WIDTH_HIGH |
0×34.7:0 | CHA_HORIZONTAL_BACK_PORCH |
0×36.7:0 | CHA_VERTICAL_BACK_PORCH |
0×38.7:0 | CHA_HORIZONTAL_FRONT_PORCH |
0×3A.7:0 | CHA_VERTICAL_FRONT_PORCH |