JAJSD52A
March 2017 – December 2018
OPT3001-Q1
PRODUCTION DATA.
1
特長
2
アプリケーション
3
概要
ブロック図
スペクトル応答: OPT3001-Q1および肉眼
4
改訂履歴
5
概要(続き)
6
Pin Configuration and Functions
Pin Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Timing Requirements
7.7
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Human Eye Matching
8.3.2
Automatic Full-Scale Range Setting
8.3.3
Interrupt Operation, INT Pin, and Interrupt Reporting Mechanisms
8.3.4
I2C Bus Overview
8.3.4.1
Serial Bus Address
8.3.4.2
Serial Interface
8.4
Device Functional Modes
8.4.1
Automatic Full-Scale Setting Mode
8.4.2
Interrupt Reporting Mechanism Modes
8.4.2.1
Latched Window-Style Comparison Mode
8.4.2.2
Transparent Hysteresis-Style Comparison Mode
8.4.2.3
End-of-Conversion Mode
8.4.2.4
End-of-Conversion and Transparent Hysteresis-Style Comparison Mode
8.5
Programming
8.5.1
Writing and Reading
8.5.1.1
High-Speed I2C Mode
8.5.1.2
General-Call Reset Command
8.5.1.3
SMBus Alert Response
8.6
Register Maps
8.6.1
Internal Registers
8.6.1.1
Register Descriptions
8.6.1.1.1
Result Register (offset = 00h)
Table 7.
Result Register Field Descriptions
8.6.1.1.2
Configuration Register (offset = 01h) [reset = C810h]
Table 10.
Configuration Register Field Descriptions
8.6.1.1.3
Low-Limit Register (offset = 02h) [reset = C0000h]
Table 11.
Low-Limit Register Field Descriptions
8.6.1.1.4
High-Limit Register (offset = 03h) [reset = BFFFh]
Table 13.
High-Limit Register Field Descriptions
8.6.1.1.5
Manufacturer ID Register (offset = 7Eh) [reset = 5449h]
Table 14.
Manufacturer ID Register Field Descriptions
8.6.1.1.6
Device ID Register (offset = 7Fh) [reset = 3001h]
Table 15.
Device ID Register Field Descriptions
9
Application and Implementation
9.1
Application Information
9.1.1
Electrical Interface
9.1.2
Optical Interface
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.2.1
Optomechanical Design
9.2.2.2
Dark Window Selection and Compensation
9.2.3
Application Curves
9.3
Do's and Don'ts
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
デバイスおよびドキュメントのサポート
12.1
ドキュメントのサポート
12.1.1
関連資料
12.2
ドキュメントの更新通知を受け取る方法
12.3
コミュニティ・リソース
12.4
商標
12.5
静電気放電に関する注意事項
12.6
Glossary
13
メカニカル、パッケージ、および注文情報
13.1
ハンダ付けと取り扱いについての推奨事項
13.2
DNP (S-PDSO-N6)メカニカル図面
8
Detailed Description