JAJSDC3A June 2017 – August 2018 UCC27712
PRODUCTION DATA.
The VDD capacitor (CVDD) should be chosen to be at least 10 times larger than CBOOT so there is minimal voltage drop on the VDD capacitor when charging the boot capacitor . For this design example a 4.7-µF capacitor was selected.
A 10-Ω resistor RBIAS in series with bias supply and VDD pin is recommended to make the VDD ramp up time larger than 20 µs to minimize LO and HO rising as shown in Figure 45